A Hardware Architecture of CABAC Encoding and Decoding with Dynamic Pipeline for H.264/AVC

被引:0
作者
Lingfeng Li
Yang Song
Shen Li
Takeshi Ikenaga
Satoshi Goto
机构
[1] Waseda University,Graduate School of Information, Production and Systems
来源
Journal of Signal Processing Systems | 2008年 / 50卷
关键词
CABAC; H.264/AVC; VLSI architecture; codec;
D O I
暂无
中图分类号
学科分类号
摘要
This paper presents a compact hardware architecture of Context-Based Adaptive Binary Arithmetic Coding (CABAC) codec for H.264/AVC. The similarities between encoding algorithm and decoding algorithm are explored to achieve remarkable hardware reuse. System-level hardware/software partition is conducted to improve overall performance. Meanwhile, the characteristics of CABAC algorithm are utilized to implement dynamic pipeline scheme, which increases the processing throughput with very small hardware overhead. Proposed architecture is implemented under 0.18 μm technology. Results show that the core area of proposed design is 0.496 mm2 when the maximum clock frequency is 230 MHz. It is estimated that the proposed architecture can support CABAC encoding or decoding for HD1080i resolution at a speed of 30 frame/s.
引用
收藏
页码:81 / 95
页数:14
相关论文
共 50 条
  • [31] Enhanced pipelined architecture of H.264/AVC intra prediction
    Guo, Jiefeng
    Yang, Zhixin
    Zheng, Jianwei
    Guo, Donghui
    SIGNAL PROCESSING-IMAGE COMMUNICATION, 2016, 41 : 72 - 84
  • [32] A HIGH-PERFORMANCE ENTROPY DECODING SYSTEM FOR H.264/AVC
    Chang, Yuan-Teng
    Chung, Wen-Hao
    ICME: 2009 IEEE INTERNATIONAL CONFERENCE ON MULTIMEDIA AND EXPO, VOLS 1-3, 2009, : 1090 - 1093
  • [33] A 360Mbin/s CABAC Decoder for H.264/AVC Level 5.1 Applications
    Hong, Yu
    Liu, Peilin
    Zhang, Hang
    You, Zongyuan
    Zhou, Dajiang
    Goto, Satoshi
    2009 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC 2009), 2009, : 71 - +
  • [34] A Flexible Fully Hardwired CABAC Encoder for UHDTV H.264/AVC High Profile Video
    Tsai, Chen-Han
    Tang, Chi-Sun
    Chen, Liang-Gee
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2012, 58 (04) : 1329 - 1337
  • [35] Fast Protection of H.264/AVC by Selective Encryption of CAVLC and CABAC for I and P Frames
    Shahid, Zafar
    Chaumont, Marc
    Puech, William
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 2011, 21 (05) : 565 - 576
  • [36] High Throughput VLSI Architecture of a Fast Mode Decision Algorithm for H.264/AVC Intra Encoding
    Zhang, Tianruo
    Tian, Guifen
    Ikenaga, Takeshi
    Goto, Satoshi
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2008, E91A (12) : 3630 - 3637
  • [37] VLSI Architecture Design of Fractional Motion Estimation for H.264/AVC
    Yi-Hau Chen
    Tung-Chien Chen
    Shao-Yi Chien
    Yu-Wen Huang
    Liang-Gee Chen
    Journal of Signal Processing Systems, 2008, 53 : 335 - 347
  • [38] VLSI Architecture Design of Fractional Motion Estimation for H.264/AVC
    Chen, Yi-Hau
    Chen, Tung-Chien
    Chien, Shao-Yi
    Huang, Yu-Wen
    Chen, Liang-Gee
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2008, 53 (03): : 335 - 347
  • [39] High-Speed Rate Estimation Based on Parallel Processing for H.264/AVC CABAC Encoder
    Li, Wei
    Yang, Fuzheng
    Ren, Guangliang
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2013, 59 (01) : 237 - 243
  • [40] Algorithm of incorporating error detection into H.264 CABAC
    Zhang, LF
    Zhang, R
    Zhou, J
    Visual Communications and Image Processing 2005, Pts 1-4, 2005, 5960 : 1001 - 1008