A 1.78–3.05 GHz fractional-N frequency synthesizer with power reduced multi-modulus divider

被引:0
|
作者
Fuqing Huang
Jianhui Wu
Xincun Ji
Zixuan Wang
Meng Zhang
机构
[1] Southeast University,National ASIC System Engineering Research Center
关键词
Broadband fractional-N frequency synthesizer; Σ–Δ modulation; Low power multi-modulus divider; Wideband voltage controlled oscillator;
D O I
暂无
中图分类号
学科分类号
摘要
Nowadays, multi-band frequency synthesizers are very popular for their compatibility, which lowers the chip cost. In this article, a low power 2.4 GHz broadband fractional-N frequency synthesizer based on Σ–Δ modulation is presented. A novel power reduced multi-modulus divider based on 2/3 divider cells is presented. The “mod” signals are employed to dynamically control the current of the end-of-cycle logic blocks in 2/3 divider cells. When the end-of-cycle logic blocks have no contribution to the divider operation, they are turned off to save power. The saved power is more than 30% in the desired division ratio range. A dual-band voltage controlled oscillator with switched capacitor arrays is designed to cover a wide tuning range. Other circuits such as phase frequency detector, charge pump and loop filter are also integrated on the chip. The whole frequency synthesizer has been fabricated in Chartered 0.18 μm RF CMOS process. Tested results show it covers the tuning range from 1.78 to 3.05 GHz, with phase noise smaller than −85 dBc/Hz at 100 kHz offset, and smaller than −115 dBc/Hz at 3 MHz offset. Its power consumption is only 9.2 mW under 1.8 V supply voltage, and the chip occupies an area of 1.2 mm × 1.3 mm.
引用
收藏
页码:97 / 109
页数:12
相关论文
共 50 条
  • [1] A 1.78-3.05 GHz fractional-N frequency synthesizer with power reduced multi-modulus divider
    Huang, Fuqing
    Wu, Jianhui
    Ji, Xincun
    Wang, Zixuan
    Zhang, Meng
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2012, 72 (01) : 97 - 109
  • [2] A generic multi-modulus divider architecture for fractional-N frequency synthesisers
    Wang, Hongyu
    Brennan, Paul
    Jiang, Dai
    PROCEEDINGS OF THE 2007 IEEE INTERNATIONAL FREQUENCY CONTROL SYMPOSIUM-JOINTLY WITH THE 21ST EUROPEAN FREQUENCY AND TIME FORUM, VOLS 1-4, 2007, : 261 - 265
  • [3] The Design of a 5 GHz Programmable Frequency Divider for Fractional-N Frequency Synthesizer
    Chen, Zhongshan
    Tu, Yan
    Feng, Liang
    MATERIAL AND MANUFACTURING TECHNOLOGY II, PTS 1 AND 2, 2012, 341-342 : 623 - +
  • [4] A 2.4-GHz Fractional-N PLL Frequency Synthesizer with a Low Power Full-Modulus-Range Programmable Frequency Divider
    Huang, Jhin-Fang
    Yang, Jia-Lun
    INTERNET AND DISTRIBUTED COMPUTING SYSTEMS, IDCS 2013, 2013, 8223 : 183 - 194
  • [5] A monolithic sigma-delta fractional-N frequency synthesizer with implicit dual-path filter and phase switching multi-modulus frequency divider
    Fu, Sheng-Meng
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2007, 51 (03) : 145 - 153
  • [6] A monolithic sigma-delta fractional-N frequency synthesizer with implicit dual-path filter and phase switching multi-modulus frequency divider
    Sheng-Meng Fu
    Analog Integrated Circuits and Signal Processing, 2007, 51 : 145 - 153
  • [7] Glitch-Free Multi-Modulus Frequency Divider for Quantization Noise Suppression in Fractional-N PLLs
    Liu, Xiaoming
    Jin, Jing
    Li, Xi
    Zhou, Jianjun
    2011 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2011, : 478 - 481
  • [8] Design and Optimization of Multi-Modulus-Divider for K-Band Fractional-N Frequency Synthesizer
    Wang Z.-C.
    Wu Z.-B.
    Qi Q.-W.
    Wang X.-H.
    Beijing Ligong Daxue Xuebao/Transaction of Beijing Institute of Technology, 2019, 39 (11): : 1187 - 1191
  • [9] A 4 GHz ΔΣ Fractional-N Frequency Synthesizer
    Rami Ahola
    Kari Halonen
    Analog Integrated Circuits and Signal Processing, 2003, 34 : 77 - 87
  • [10] A 4 GHz fractional-N frequency synthesizer
    Ahola, R
    Halonen, K
    ICECS 2000: 7TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS & SYSTEMS, VOLS I AND II, 2000, : 239 - 242