An STT-MRAM based reconfigurable computing-in-memory architecture for general purpose computing

被引:0
|
作者
Yu Pan
Xiaotao Jia
Zhen Cheng
Peng Ouyang
Xueyan Wang
Jianlei Yang
Weisheng Zhao
机构
[1] Beihang University,Beijing Advanced Innovation Certer for Big Data and Brain Computing, School of Microelectronics, Fert Beijing Research Institute
[2] Beihang University,Beihang
[3] Beihang University,Goertek Joint Microelectronics Institute, Qingdao Research Institute
来源
CCF Transactions on High Performance Computing | 2020年 / 2卷
关键词
Computing-in-memory; Reconfigurable; STT-MRAM; General purpose computing;
D O I
暂无
中图分类号
学科分类号
摘要
Recently, many researches have proposed computing-in-memory architectures trying to solve von Neumann bottleneck issue. Most of the proposed architectures can only perform some application-specific logic functions. However, the scheme that supports general purpose computing is more meaningful for the complete realization of in-memory computing. A reconfigurable computing-in-memory architecture for general purpose computing based on STT-MRAM (GCIM) is proposed in this paper. The proposed GCIM could significantly reduce the energy consumption of data transformation and effectively process both fix-point calculation and float-point calculation in parallel. In our design, the STT-MRAM array is divided into four subarrays in order to achieve the reconfigurability. With a specified array connector, the four subarrays can work independently at the same time or work together as a whole array. The proposed architecture is evaluated using Cadence Virtuoso. The simulation results show that the proposed architecture consumes less energy when performing fix-point or float-point operations.
引用
收藏
页码:272 / 281
页数:9
相关论文
共 50 条
  • [41] Device/Circuit/Architecture Co-Design of Reliable STT-MRAM
    Pajouhi, Zoha
    Fong, Xuanyao
    Roy, Kaushik
    2015 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2015, : 1437 - 1442
  • [42] STT-MRAM Technology For Energy-Efficient Cryogenic Memory Applications
    Garzon, Esteban
    Yavits, Leonid
    Teman, Adam
    Lanuzza, Marco
    2023 IEEE 14TH LATIN AMERICA SYMPOSIUM ON CIRCUITS AND SYSTEMS, LASCAS, 2023, : 186 - 189
  • [43] Enablement of STT-MRAM as last level cache for the high performance computing domain at the 5nm node
    Sakhare, S.
    Perumkunnil, M.
    Bao, T. Huynh
    Rao, S.
    Kim, W.
    Crotti, D.
    Yasin, F.
    Couet, S.
    Swerts, J.
    Kundu, S.
    Yakimets, D.
    Baert, R.
    Oh, H. R.
    Spessot, A.
    Mocuta, A.
    Kar, G. Sankar
    Furnemont, A.
    2018 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2018,
  • [44] A scaling of cell area with perpendicular STT-MRAM cells as an embedded memory
    Tanaka, Chika
    Abe, Keiko
    Noguchi, Hiroki
    Nomura, Kumiko
    Ikegami, Kazutaka
    Fujita, Shinobu
    2014 14TH ANNUAL NON-VOLATILE MEMORY TECHNOLOGY SYMPOSIUM (NVMTS), 2014,
  • [45] Fast cacheline-based data replacement for hybrid DRAM and STT-MRAM main memory
    Liu, Chenji
    Chen, Lan
    Hao, Xiaoran
    Ni, Mao
    Sun, Hao
    IEICE ELECTRONICS EXPRESS, 2020, 17 (10):
  • [46] Improving the energy efficiency of STT-MRAM based approximate cache
    Zhao, Wei
    Tong, Wei
    Feng, Dan
    Liu, Jingning
    Chen, Zhangyu
    Xu, Jie
    Wu, Bing
    Wang, Chengning
    Liu, Bo
    PROCEEDINGS OF THE 2021 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE 2021), 2021, : 1104 - 1109
  • [47] Adiabatic Logic-based STT-MRAM Design for IoT
    Yang, Wu
    Degada, Amit
    Thapliyal, Himanshu
    2022 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI 2022), 2022, : 235 - 240
  • [48] Performance Modeling and Optimization for On-Chip Interconnects in STT-MRAM Memory Arrays
    Mohseni, Javaneh
    Pan, Chenyun
    Naeemi, Azad
    2016 IEEE INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE / ADVANCED METALLIZATION CONFERENCE (IITC/AMC), 2016, : 53 - 55
  • [49] CiM-BNN:Computing-in-MRAM Architecture for Stochastic Computing Based Bayesian Neural Network
    Gu, Huiyi
    Jia, Xiaotao
    Liu, Yuhao
    Yang, Jianlei
    Wang, Xueyan
    Zhang, Youguang
    Cotofana, Sorin Dan
    Zhao, Weisheng
    IEEE TRANSACTIONS ON EMERGING TOPICS IN COMPUTING, 2024, 12 (04) : 980 - 990
  • [50] Spatial-Temporal Hybrid Neural Network With Computing-in-Memory Architecture
    Bai, Kangjun
    Liu, Lingjia
    Yi, Yang
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2021, 68 (07) : 2850 - 2862