An STT-MRAM based reconfigurable computing-in-memory architecture for general purpose computing

被引:0
|
作者
Yu Pan
Xiaotao Jia
Zhen Cheng
Peng Ouyang
Xueyan Wang
Jianlei Yang
Weisheng Zhao
机构
[1] Beihang University,Beijing Advanced Innovation Certer for Big Data and Brain Computing, School of Microelectronics, Fert Beijing Research Institute
[2] Beihang University,Beihang
[3] Beihang University,Goertek Joint Microelectronics Institute, Qingdao Research Institute
来源
CCF Transactions on High Performance Computing | 2020年 / 2卷
关键词
Computing-in-memory; Reconfigurable; STT-MRAM; General purpose computing;
D O I
暂无
中图分类号
学科分类号
摘要
Recently, many researches have proposed computing-in-memory architectures trying to solve von Neumann bottleneck issue. Most of the proposed architectures can only perform some application-specific logic functions. However, the scheme that supports general purpose computing is more meaningful for the complete realization of in-memory computing. A reconfigurable computing-in-memory architecture for general purpose computing based on STT-MRAM (GCIM) is proposed in this paper. The proposed GCIM could significantly reduce the energy consumption of data transformation and effectively process both fix-point calculation and float-point calculation in parallel. In our design, the STT-MRAM array is divided into four subarrays in order to achieve the reconfigurability. With a specified array connector, the four subarrays can work independently at the same time or work together as a whole array. The proposed architecture is evaluated using Cadence Virtuoso. The simulation results show that the proposed architecture consumes less energy when performing fix-point or float-point operations.
引用
收藏
页码:272 / 281
页数:9
相关论文
共 50 条
  • [31] Automatic Reference Current Architecture in Computing in Memory by MRAM
    Chen, Tsao-Lun
    Tseng, Wei-Tang
    PROCEEDINGS OF THE 2019 IEEE EURASIA CONFERENCE ON IOT, COMMUNICATION AND ENGINEERING (ECICE), 2019, : 86 - 88
  • [32] Complementary Series-connected STT-MTJ for Time-based Computing-in-Memory
    Zhou, Rong
    Liu, Bo
    Si, Xin
    Cai, Hao
    2024 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, ISCAS 2024, 2024,
  • [33] A novel memory test system with an electromagnet for STT-MRAM testing
    Tamura, R.
    Watanabe, N.
    Koike, H.
    Sato, H.
    Ikeda, S.
    Endoh, T.
    Sato, S.
    2019 19TH NON-VOLATILE MEMORY TECHNOLOGY SYMPOSIUM (NVMTS 2019), 2019,
  • [34] A Buffer Management for STT-MRAM based Hybrid Main Memory in Sensor Nodes
    Yang, Soohyun
    Ryu, Yeonseung
    PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON COMPUTER, NETWORKS AND COMMUNICATION ENGINEERING (ICCNCE 2013), 2013, 30 : 286 - 289
  • [35] STT-BSNN: An In-Memory Deep Binary Spiking Neural Network Based on STT-MRAM
    Van-Tinh Nguyen
    Quang-Kien Trinh
    Zhang, Renyuan
    Nakashima, Yasuhiko
    IEEE ACCESS, 2021, 9 (09): : 151373 - 151385
  • [36] Optimal Design of DDR3 STT-MRAM Memory
    Li, Yueting
    Wang, Gefei
    Cao, Kaihua
    Leng, Qunwen
    Zhao, Weisheng
    2021 5TH IEEE ELECTRON DEVICES TECHNOLOGY & MANUFACTURING CONFERENCE (EDTM), 2021,
  • [37] Design and Hardware Implementation of a STT-MRAM Based SoC Architecture for Smart Card Chip
    Hu, Jiawang
    Liu, Dongsheng
    Zhang, Cong
    Li, Changxing
    Zhao, Hualong
    2018 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2018), 2018, : 309 - 312
  • [38] Memristor-based Deep Spiking Neural Network with a Computing-In-Memory Architecture
    Nowshin, Fabiha
    Yi, Yang
    PROCEEDINGS OF THE TWENTY THIRD INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2022), 2022, : 163 - 168
  • [39] Computing-in-memory using voltage-controlled spin-orbit torque based MRAM array
    Shreya, Sonal
    Jain, Alkesh
    Kaushik, Brajesh Kumar
    MICROELECTRONICS JOURNAL, 2021, 109
  • [40] Compact Write-Based Computing-in-Memory (CIM) using High Speed Switching (HSS) MRAM
    Lu, Yang
    Wang, Zhi Yuan
    Yang, Ye Cheng
    Wang, Shao Hao
    2024 9TH INTERNATIONAL CONFERENCE ON ELECTRONIC TECHNOLOGY AND INFORMATION SCIENCE, ICETIS 2024, 2024, : 666 - 670