A Novel Compact Model for On-Chip Vertically-Coiled Spiral Inductors

被引:0
|
作者
Bing Hou
Tong Liu
Jun Liu
Junli Chen
Faxin Yu
Wenbo Wang
机构
[1] Beijing University of Posts and Telecommunications,School of Information and Communication Engineering
[2] Zhejiang University,School of Aeronautics and Astronautics
[3] Hangzhou Dianzi University,Key Laboratory for RF Circuits and Systems of Ministry of Education
[4] Shanghai Jiao Tong University,School of Electronic Information and Electrical Engineering
来源
Journal of Electronic Testing | 2016年 / 32卷
关键词
On-chip; Vertically coiled spiral inductor; Compact model;
D O I
暂无
中图分类号
学科分类号
摘要
A novel compact model for on-chip vertically coiled spiral inductors is presented. The vertical metal coils are modeled by a ladder network consisting of ideal inductors and resistors. The skin and proximity effects are taken into consideration. The capacitive parasitics between relevant metal layers are modeled. A method to analytically extract the model parameters is proposed. The model prediction shows excellent agreement between the data from both simulation and measurement over the frequency range of 0.1–66.1 GHz, for a vertically coiled spiral inductor manufactured in TSMC 90 nm RF CMOS technology.
引用
收藏
页码:649 / 652
页数:3
相关论文
共 50 条
  • [21] A simplified distribution parasitic capacitance model for on-chip spiral inductors
    Masuda, T
    Kodama, A
    Nakamura, T
    Shiramizu, N
    Wada, S
    Hashimoto, T
    Washio, K
    2006 TOPICAL MEETING ON SILICON MONOLITHIC INTEGRATED CIRCUITS IN RF SYSTEMS, DIGEST OF PAPERS, 2006, : 111 - +
  • [22] Analysis of on-chip spiral inductors using the distributed capacitance model
    Wi, CH
    Tang, CC
    Liu, SI
    2002 IEEE ASIA-PACIFIC CONFERENCE ON ASIC PROCEEDINGS, 2002, : 259 - 262
  • [23] Double-πfully scalable model for on-chip spiral inductors
    刘军
    钟琳
    王皇
    艾进才
    孙玲玲
    余志平
    Marissa Condon
    半导体学报, 2012, 33 (08) : 71 - 81
  • [24] A physical model for on-chip spiral inductors with accurate substrate modeling
    Huo, X.
    Chan, Philip C. H.
    Chen, Kevin J.
    Luong, Howard C.
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2006, 53 (12) : 2942 - 2949
  • [25] Model description and parameter extraction of on-chip spiral inductors for MMICs
    Yin, WY
    Pan, SJ
    Li, LW
    Gan, YB
    INTERNATIONAL JOURNAL OF RF AND MICROWAVE COMPUTER-AIDED ENGINEERING, 2004, 14 (02) : 111 - 121
  • [26] Performance trends of on-chip spiral inductors for RFICs
    Pan, Shu Jun
    Li, Le-Wei
    Yin, Wen-Yan
    Progress in Electromagnetics Research, 2004, 45 : 123 - 151
  • [27] Design optimization methodology for on-chip spiral inductors
    Okada, K
    Hoshino, H
    Onodera, H
    IEICE TRANSACTIONS ON ELECTRONICS, 2004, E87C (06) : 933 - 941
  • [28] A Study of On-Chip Stacked Multiloop Spiral Inductors
    Yang, Kai
    Yin, Wen-Yan
    Shi, Jinglin
    Kang, Kai
    Mao, Jun-Fa
    Zhang, Y. P.
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2008, 55 (11) : 3236 - 3245
  • [29] Analysis of modeling approaches for on-chip spiral inductors
    Wang, Huang
    Sun, Lingling
    Liu, Jun
    Yu, Zhiping
    Gao, Jianjun
    INTERNATIONAL JOURNAL OF RF AND MICROWAVE COMPUTER-AIDED ENGINEERING, 2012, 22 (03) : 377 - 386
  • [30] Comparative Analysis of various On-Chip Spiral Inductors
    Beryl, R.
    Vaithianathan, V.
    Kirubaveni, S.
    2013 INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND SIGNAL PROCESSING (ICCSP), 2013, : 437 - 441