A New Scan Architecture for Both Low Power Testing and Test Volume Compression Under SOC Test Environment

被引:0
作者
Hong-Sik Kim
Sungho Kang
Michael S. Hsiao
机构
[1] Yonsei University,Department of Electrical and Electronic Engineering
[2] Bradley Department of Electrical and Computer Engineering,undefined
[3] Virginia Tech.,undefined
来源
Journal of Electronic Testing | 2008年 / 24卷
关键词
System on a chip; Scan testing; Low power testing; Test compression;
D O I
暂无
中图分类号
学科分类号
摘要
A new scan architecture for both low power testing and test volume compression is proposed. For low power test requirements, only a subset of scan cells is loaded with test stimulus and captured with test responses by freezing the remaining scan cells according to the distribution of unspecified bits in the test cubes. In order to optimize the proposed process, a novel graph-based heuristic is proposed to partition the scan chains into several segments. For test volume reduction, a new LFSR reseeding based test compression scheme is proposed by reducing the maximum number of specified bits in the test cube set, smax, virtually. The performance of a conventional LFSR reseeding scheme highly depends on smax. In this paper, by using different clock phases between an LFSR and scan chains, and grouping the scan cells by a graph-based grouping heuristic, smax could be virtually reduced. In addition, the reduced scan rippling in the proposed test compression scheme can contribute to reduce the test power consumption, while the reuse of some test results as the subsequent test stimulus in the low power testing scheme can reduce the test volume size. Experimental results on the largest ISCAS89 benchmark circuits show that the proposed technique can significantly reduce both the average switching activity and the peak switching activity, and can aggressively reduce the volume of the test data, with little area overhead, compared to the previous methods.
引用
收藏
页码:365 / 378
页数:13
相关论文
共 25 条
  • [1] Chandra A(2001)A unified approach to reduce SOC test data volume, scan power, and testing time IEEE Trans Comput-Aided Des Integr Circuits Syst 20 355-368
  • [2] Chakrabarty K(1995)Built-in test for circuits with scan based on reseeding of multiple-polynomial linear feedback shift registers IEEE Trans Comput 44 223-233
  • [3] Hellebrand S(2003)Test-decompression mechanism using a variable-length multiple-polynomial LFSR IEEE Trans VLSI Syst 11 687-690
  • [4] Rajski J(2007)LFSR-reseeding scheme achieving low-power dissipation during test IEEE Trans Comput-Aided Des Integr Circuits Syst 26 396-401
  • [5] Tarnick S(1998)Test data decompression for multiple scan designs with boundary scan IEEE Trans Comput 47 1188-1200
  • [6] Venkataraman S(2001)Simultaneous reduction in volume of test data and power dissipation for systems-on-a-chip Electron Lett 37 1434-1436
  • [7] Coutois B(2004)Scan architecture with mutually exclusive scan segment activation for shift and capture power reduction IEEE Trans Comput-Aided Des Integr Circuits Syst 23 1142-1153
  • [8] Kim H-S(2005)Nine-coded compression technique for testing embedded cores in SoCs IEEE Trans Very Large Scale Integr (VLSI) Syst 13 719-731
  • [9] Kim YJ(undefined)undefined undefined undefined undefined-undefined
  • [10] Kang S(undefined)undefined undefined undefined undefined-undefined