A 3.3 V, 10 Bits, Clock-Feedthrough Compensated Switched-Current Second Order Sigma-Delta Modulator

被引:0
|
作者
Mourad Loulou
Dominique Dallet
Nouri Masmoudi
Philippe Marchegay
Lotfi Kamoun
机构
[1] Ecole Nationale d'Ingénieurs de Sfax,Laboratoire d'Electronique et des Technologies de l'Information
[2] Université de bordeaux I,Laboratoire de Microélectronique IXL
来源
Analog Integrated Circuits and Signal Processing | 2004年 / 39卷
关键词
sigma delta modulator; switched-current technique; integrator; clock feedthrough; CMOS IC;
D O I
暂无
中图分类号
学科分类号
摘要
This article presents a low-pass sigma-delta modulator for Analogue-to-Digital conversion. The circuit uses a switched-current technique which presents a well known drawback called clock feedthrough. This phenomenon induces an error on the output signal value. In order to cancel the clock feedthrough effect, we use a new method based on a current feedback loop. The circuit is designed in 0.8 μm AMS “Austria Mikro Systems” single poly CMOS process. Measurements of the modulator are performed under A/D converters characterisation system, and show 55 dB dynamic range at 2.048 MHz sampling rate with 8 kHz input frequency bandwidth. These characteristics are suitable for audio applications.
引用
收藏
页码:81 / 87
页数:6
相关论文
共 50 条
  • [1] A 3.3 V, 10 bits, clock-feedthrough compensated switched-current second order sigma-delta modulator
    Loulou, M
    Dallet, D
    Masmoudi, N
    Marchegay, P
    Kamoun, L
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2004, 39 (01) : 81 - 87
  • [2] A 3.3V switched-current second order sigma-delta modulator for audio applications
    Loulou, M
    Dallet, D
    Marchegay, P
    ISCAS 2000: IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - PROCEEDINGS, VOL IV: EMERGING TECHNOLOGIES FOR THE 21ST CENTURY, 2000, : 409 - 412
  • [3] A clock-feedthrough compensated switched-current memory cell
    Cha, HW
    Ogawa, S
    Watanabe, K
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 1997, E80A (06) : 1069 - 1071
  • [4] Harmonic distortion in switched-current sigma-delta modulators due to clock feedthrough
    Martins, JM
    Dias, VF
    ISCAS '98 - PROCEEDINGS OF THE 1998 INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-6, 1998, : 373 - 376
  • [5] A CLOCK-FEEDTHROUGH AND OFFSET COMPENSATED FULLY-DIFFERENTIAL SWITCHED-CURRENT CIRCUIT
    CHA, HW
    WATANABE, K
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 1995, E78A (11) : 1531 - 1533
  • [6] Behavioral Modeling to circuit design steps of switched-current second order sigma-delta modulator
    Guo Jierong
    He Yigang
    Tang Shengxue
    Li Hongmin
    SENSORS, AUTOMATIC MEASUREMENT, CONTROL, AND COMPUTER SIMULATION, PTS 1 AND 2, 2006, 6358
  • [7] A full switched-current S2I second order sigma-delta modulator
    Boujelben, S
    Dallet, D
    Marchegay, P
    IMTC/2001: PROCEEDINGS OF THE 18TH IEEE INSTRUMENTATION AND MEASUREMENT TECHNOLOGY CONFERENCE, VOLS 1-3: REDISCOVERING MEASUREMENT IN THE AGE OF INFORMATICS, 2001, : 761 - 764
  • [8] Behavioral modeling of switched-current sigma-delta modulator
    Guo, J. R.
    He, Y. G.
    Tang, S. X.
    Li, H. M.
    DYNAMICS OF CONTINUOUS DISCRETE AND IMPULSIVE SYSTEMS-SERIES B-APPLICATIONS & ALGORITHMS, 2006, 13E : 1261 - 1265
  • [9] New clock-feedthrough compensation scheme for switched-current circuits
    Min, BM
    Kim, SW
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 1998, 45 (11): : 1508 - 1511
  • [10] A Comparison of Second-Order Sigma-Delta Modulator Between Switched-Capacitor and Switched-Current Techniques
    Sung, Guo-Ming
    Yu, Chih-Ping
    Yao, Dong-An
    2008 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2008), VOLS 1-4, 2008, : 1172 - 1175