Improved tri-state buffer in MOS current mode logic and its application

被引:0
作者
Neeta Pandey
Bharat Choudhary
机构
[1] Delhi Technological University,Department of Electronics and Communication Engineering
来源
Analog Integrated Circuits and Signal Processing | 2015年 / 84卷
关键词
MOS current mode logic; Tri-state buffer; Low power;
D O I
暂无
中图分类号
学科分类号
摘要
This paper presents a new topology to implement MOS current mode logic (MCML) tri-state buffer. The current source section of the available MCML tri-state buffer is modified in the proposed topology which improves output enable time and maintains the low power feature. The functionality of the proposed topology is verified through SPICE simulations by using 0.18 µm TSMC CMOS technology parameters. Its performance is compared with the available one for different values of bias current ranging from 50 to 200 µA. The delay decreases with increase in current and improvement in output enable time is visible throughout the current range. The impact of parameter variations at different design corners and width mismatch on the performance of both the proposed and the available tri-state buffers is also studied and similar variations are found. The significance of the improvement is demonstrated through the implementation of a tri-state buffer based edge triggered register, a key element in digital systems design.
引用
收藏
页码:333 / 340
页数:7
相关论文
共 1 条
  • [1] Jonathan HC(1989)A packet video/audio system using the asynchronous transfer mode technique IEEE Transaction on Consumer Electronics 35 97-105