On the logic performance of bulk junctionless FinFETs

被引:0
作者
Monali Sil
Abhijit Mallik
机构
[1] University of Calcutta,Department of Electronic Science
来源
Analog Integrated Circuits and Signal Processing | 2021年 / 106卷
关键词
Logic performance; Junctionless transistor; SOI JL FinFET; Bulk JL FinFET; Rise time; Fall time; Ring oscillator; Frequency of oscillation; 6 T SRAM cell; Static noise margin;
D O I
暂无
中图分类号
学科分类号
摘要
In this paper, a one-to-one comparison of the logic performance is made between CMOS circuits built with bulk junctionless (JL) FinFETs and that with SOI JL FinFETs for three different technology nodes as per the ITRS roadmap. For such comparison: (i) the rise time and fall time are evaluated from the transient analysis of a CMOS inverter,(ii) the propagation delay per stage for a three-stage ring oscillator is estimated from its frequency of oscillation, and (iii) the static noise margin of a 6 T SRAM cell is evaluated from its butterfly plot. A three-dimensional numerical device and mixed-mode circuit simulator is used for the performance estimation. CMOS circuits implemented with bulk JL devices are found to have comparable logic performance with their SOI JL counterparts.
引用
收藏
页码:467 / 472
页数:5
相关论文
共 46 条
[21]   Performance Evaluation of Junctionless FinFET using Spacer Engineering at 15 nm Gate Length [J].
Kaur, Navneet ;
Gill, Sandeep Singh ;
Kaur, Prabhjot .
SILICON, 2022, 14 (16) :10989-11000
[22]   Effect of channel doping profiles on performance of germanium-on-insulator based junctionless transistors [J].
Sun, Chuanchuan ;
Liang, Renrong ;
Liu, Libin ;
Wang, Jing ;
Xu, Jun .
2015 International Symposium on Next-Generation Electronics (ISNE), 2015,
[23]   Performance Evaluation of Junctionless FinFET using Spacer Engineering at 15 nm Gate Length [J].
Navneet Kaur ;
Sandeep Singh Gill ;
Prabhjot Kaur .
Silicon, 2022, 14 :10989-11000
[24]   Enhancing the delay performance of junctionless silicon nanotube based 6T SRAM [J].
Tayal, Shubham ;
Nandi, Ashutosh .
MICRO & NANO LETTERS, 2018, 13 (07) :965-968
[25]   The impact of gate misalignment on the analog performance of a dual-material double gate junctionless transistor [J].
S.Intekhab Amin ;
R.K.Sarin .
Journal of Semiconductors, 2015, 36 (09) :51-57
[26]   The impact of gate misalignment on the analog performance of a dual-material double gate junctionless transistor [J].
Amin, S. Intekhab ;
Sarin, R. K. .
JOURNAL OF SEMICONDUCTORS, 2015, 36 (09)
[27]   3D Double-Gate Junctionless Nanowire Transistor-Based Pass Transistor Logic Circuits for Digital Applications [J].
Baidya, Achinta ;
Lenka, Trupti R. ;
Baishya, Srimanta .
IETE JOURNAL OF RESEARCH, 2022, 68 (02) :1342-1349
[28]   Performance enhancement of junctionless silicon nanotube gate-all-around FETs for nano-scaled devices [J].
Singh, Balwinder ;
Devi, Rekha ;
Bala, Shashi .
MULTISCALE AND MULTIDISCIPLINARY MODELING EXPERIMENTS AND DESIGN, 2024, 7 (04) :3341-3354
[29]   Numerical investigation and temperature-based analysis of the analog performance of fully gate-covered junctionless FinFET* [J].
Mangal, Gaurav ;
Tyagi, Aman ;
Chaujar, Rishu .
COMPUTERS & ELECTRICAL ENGINEERING, 2022, 101
[30]   Subthreshold Performance Analysis of Double-Fin Multi-channel Junctionless Transistor with Substrate Bias Effects [J].
Singh, Balraj ;
Gola, Deepti ;
Jit, Satyabrata .
PROCEEDINGS OF THE 2019 IEEE REGION 10 CONFERENCE (TENCON 2019): TECHNOLOGY, KNOWLEDGE, AND SOCIETY, 2019, :1834-1837