Applications of Mixed-Signal Technology in Digital Testing

被引:0
|
作者
Baohu Li
Vishwani D. Agrawal
机构
[1] Auburn University,Department of Electrical and Computer Engineering
[2] Broadcom Corporation,undefined
来源
关键词
Digital test; Multi-value logic (MVL); Mixed-signal test channel; Test application; Reduced pin-count test (RPCT);
D O I
暂无
中图分类号
学科分类号
摘要
For reducing the test application time and required tester pins per device, we propose the use of multi-valued logic (MVL) signals, which increases data rate between the device under test (DUT) and automatic test equipment (ATE). An MVL signal sends multiple bits of information per clock cycle on a physical channel. Conversion of signals between binary and MVL is accomplished by digital to analog and analog to digital converters available in the mixed-signal technology. To support MVL test application and avoid reliability issues, we add necessary modifications on ATE and DUT sides. Theoretical calculation and a prototype experiment demonstrate significant data rate increase. We integrate the proposed MVL technique into test methodologies involving reduced pin-count test (RPCT) for multi-core system-on-chip (SoC) and test compression. An actual automatic test equipment (ATE) based test of a DUT shows notable reduction in test application time with MVL test application.
引用
收藏
页码:209 / 225
页数:16
相关论文
共 50 条
  • [21] Fast evaluation of digital switching noise for synthesis of mixed-signal applications
    Doboli, A
    Vemuri, R
    BMAS 2001: PROCEEDINGS OF THE FIFTH IEEE INTERNATIONAL WORKSHOP ON BEHAVIORAL MODELING AND SIMULATION, 2001, : 32 - 37
  • [22] Analog, digital, and mixed-signal people
    Sunter, S
    IEEE DESIGN & TEST OF COMPUTERS, 1999, 16 (03): : 128 - 128
  • [23] Special issue: Mixed-signal testing
    Mir, Salvador
    Cheng, Tim
    Richardson, Andrew
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2006, 22 (4-6): : 311 - 311
  • [24] A flexible mixed-signal/RF CMOS technology for implantable electronics applications
    Hsieh, C. Y.
    Chen, C. S.
    Tsou, W. A.
    Yeh, Y. T.
    Wen, K. A.
    Fan, L-S
    JOURNAL OF MICROMECHANICS AND MICROENGINEERING, 2010, 20 (04)
  • [25] Suitability of FinFET technology for low-power mixed-signal applications
    Parvais, B.
    Gustin, C.
    De Heyn, V.
    Loo, J.
    Dehan, M.
    Subramanian, V.
    Mercha, A.
    Collaert, N.
    Rooyackers, R.
    Jurczak, M.
    Wambacq, P.
    Decoutere, S.
    2006 IEEE INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUIT DESIGN AND TECHNOLOGY, PROCEEDINGS, 2006, : 76 - +
  • [26] UTSi technology offers clear advantages for mixed-signal and RF applications
    Dennies, P
    COMPUTER DESIGN, 1998, 37 (02): : 20 - +
  • [27] A sinewave Analyzer for mixed-signal BIST applications in a 0.35 μm technology
    Barragan, Manuel J.
    Vazquez, Diego
    Rueda, Adoracion
    PROCEEDINGS OF THE 2006 IEEE WORKSHOP ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS AND SYSTEMS, 2006, : 119 - +
  • [28] Low-Distortion Signal Generation for Analog/Mixed-Signal Circuit Testing with Digital ATE
    Kawabata, Masayuki
    Asami, Koji
    Shibuya, Shohei
    Yanagida, Tomonori
    Kobayashi, Haruo
    2017 INTERNATIONAL TEST CONFERENCE IN ASIA (ITC-ASIA), 2017, : 2 - 7
  • [29] A Unified Method of Designing Signature Analyzers for Digital and Mixed-Signal Circuits Testing
    Geurkov, Vadim
    Kirischian, Lev
    2020 IEEE INTERNATIONAL TEST CONFERENCE (ITC), 2020,
  • [30] Crosstalk effects in mixed-signal ICs in deep submicron digital CMOS technology
    Liberali, V
    Rossi, R
    Torelli, G
    MICROELECTRONICS JOURNAL, 2000, 31 (11-12): : 893 - 904