Algorithms to Select IDDQ Measurement Vectors for Bridging Faults in Sequential Circuits

被引:0
|
作者
Yoshinobu Higami
Yuzo Takamatsu
Kewal K. Saluja
Kozo Kinoshita
机构
来源
关键词
IDDQ testing; sequential circuit; bridging fault; IDDQ measurement vector;
D O I
暂无
中图分类号
学科分类号
摘要
In order to reduce IDDQ testing time, it is important to reduce the number of IDDQ measurement vectors, because IDDQ measurement is a time-consuming process. For obtaining minimum number of IDDQ measurement vectors for sequential circuits, fault simulation needs to be performed without fault-dropping, thus requiring very high simulation time. In this paper we propose algorithms to select small number of IDDQ measurement vectors. The proposed algorithms can concurrently simulate multiple faults and use heuristics for selection of IDDQ measurement vectors to reduce simulation time. Experimental results are presented to demonstrate the effectiveness of the proposed method.
引用
收藏
页码:443 / 451
页数:8
相关论文
共 50 条
  • [21] An iterative improvement method for generating compact tests for IDDQ testing of bridging faults
    Shinogi, T
    Hayashi, T
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 1998, E81D (07) : 682 - 688
  • [22] PROPERTIES OF BRIDGING FAULTS IN COMBINATIONAL-CIRCUITS
    SAPOZHNIKOV, VV
    SAPOZHNIKOV, VV
    CHUKHONIN, VM
    AUTOMATION AND REMOTE CONTROL, 1984, 45 (03) : 396 - 402
  • [23] Testing the realistic bridging faults in CMOS circuits
    Song, PL
    Lo, JC
    1996 IEEE INTERNATIONAL WORKSHOP ON IDDQ TESTING, DIGEST OF PAPERS, 1996, : 84 - 88
  • [24] Modeling for bridging faults in nMOS combinational circuits
    Ismaeel, AA
    Bhatnagar, R
    Khan, M
    MICROELECTRONICS AND RELIABILITY, 1997, 37 (05): : 763 - 777
  • [25] Detecting bridging faults in dynamic CMOS circuits
    Chang, JTY
    McCluskey, EJ
    IEEE INTERNATIONAL WORKSHOP ON IDDQ TESTING, DIGEST OF PAPERS, 1997, : 106 - 109
  • [26] ALGORITHMS FOR DETECTION OF FAULTS IN LOGIC CIRCUITS
    BOURICIU.WG
    SCHNEIDE.PR
    ROTH, JP
    TAN, CJ
    HSIEH, EP
    PUTZOLU, GR
    COMPUTER, 1971, 4 (01) : 39 - &
  • [27] ALGORITHMS FOR DETECTION OF FAULTS IN LOGIC CIRCUITS
    BOURICIUS, WG
    HSIEH, EP
    PUTZOLU, GR
    ROTH, JP
    SCHNEIDER, PR
    TAN, CJ
    IEEE TRANSACTIONS ON COMPUTERS, 1971, C 20 (11) : 1258 - +
  • [28] Diagnosis of bridging faults in sequential circuits using adaptive simulation, state storage, and path-tracing
    Venkataraman, S
    Fuchs, WK
    ITC - INTERNATIONAL TEST CONFERENCE 1997, PROCEEDINGS: INTEGRATING MILITARY AND COMMERCIAL COMMUNICATIONS FOR THE NEXT CENTURY, 1997, : 878 - 886
  • [29] IDDQ testing of bridging faults in logic resources of reconfigurable field programmable gate arrays
    Zhao, L
    Walker, DMH
    Lombardi, F
    IEEE TRANSACTIONS ON COMPUTERS, 1998, 47 (10) : 1136 - 1152
  • [30] IDENTIFYING UNTESTABLE FAULTS IN SEQUENTIAL-CIRCUITS
    LIANG, HC
    LEE, CL
    CHEN, JE
    IEEE DESIGN & TEST OF COMPUTERS, 1995, 12 (03): : 14 - 23