Algorithms to Select IDDQ Measurement Vectors for Bridging Faults in Sequential Circuits

被引:0
|
作者
Yoshinobu Higami
Yuzo Takamatsu
Kewal K. Saluja
Kozo Kinoshita
机构
来源
关键词
IDDQ testing; sequential circuit; bridging fault; IDDQ measurement vector;
D O I
暂无
中图分类号
学科分类号
摘要
In order to reduce IDDQ testing time, it is important to reduce the number of IDDQ measurement vectors, because IDDQ measurement is a time-consuming process. For obtaining minimum number of IDDQ measurement vectors for sequential circuits, fault simulation needs to be performed without fault-dropping, thus requiring very high simulation time. In this paper we propose algorithms to select small number of IDDQ measurement vectors. The proposed algorithms can concurrently simulate multiple faults and use heuristics for selection of IDDQ measurement vectors to reduce simulation time. Experimental results are presented to demonstrate the effectiveness of the proposed method.
引用
收藏
页码:443 / 451
页数:8
相关论文
共 50 条
  • [1] Algorithms to select IDDQ measurement vectors for bridging faults in sequential circuits
    Higami, Y
    Takamatsu, Y
    Saluja, KK
    Kinoshita, K
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2000, 16 (05): : 443 - 451
  • [2] Algorithms to select IDDQ measurement points to detect bridging faults
    State Univ of New York at Buffalo, Buffalo, United States
    J Electron Test Theory Appl JETTA, 3 (275-285):
  • [3] Observation time reduction for IDDQ testing of bridging faults in sequential circuits
    Higami, Y
    Saluja, KK
    Kinoshita, K
    SEVENTH ASIAN TEST SYMPOSIUM (ATS'98), PROCEEDINGS, 1998, : 312 - 317
  • [4] Fault simulation techniques to reduce IDDQ measurement vectors for sequential circuits
    Higami, Yoshinobu
    Takamatsu, Yuzo
    Saluja, Kewal K.
    Kinoshita, Kozo
    Proceedings of the Asian Test Symposium, 1999, : 141 - 146
  • [5] Simulation and generation of IDDQ tests for bridging faults in combinational circuits
    Chakravarty, S
    Thadikaran, PJ
    IEEE TRANSACTIONS ON COMPUTERS, 1996, 45 (10) : 1131 - 1140
  • [6] Sequential circuit test generation for IDDQ testing of bridging faults
    Higami, Y
    Maeda, T
    Kinoshita, K
    IEEE INTERNATIONAL WORKSHOP ON IDDQ TESTING, DIGEST OF PAPERS, 1997, : 12 - 16
  • [7] Algorithms to select I-DDQ measurement points to detect bridging faults
    Chakravarty, S
    Thadikaran, PJ
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 1996, 8 (03): : 275 - 285
  • [8] DESIGN AND TEST RULES FOR CMOS CIRCUITS TO FACILITATE IDDQ TESTING OF BRIDGING FAULTS
    LEE, KJ
    BREUER, MA
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1992, 11 (05) : 659 - 670
  • [9] Analysis and testing of bridging faults in CMOS synchronous sequential circuits
    Miura, Y
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2004, E87D (03): : 564 - 570
  • [10] IDDQ current dependency on test vectors and bridging resistance
    Keshk, Arabi
    Miura, Yukiya
    Kinoshita, Kozo
    Proceedings of the Asian Test Symposium, 1999, : 158 - 163