Parametric Investigation and Design of Junctionless Nanowire Tunnel Field Effect Transistor

被引:0
作者
Parveen Kumar
Balwinder Raj
机构
[1] Dr. B.R. Ambedkar National Institute of Technology,Nanoelectronics Research Lab
[2] National Institute of Technical Teachers Training and Research,undefined
来源
Silicon | 2022年 / 14卷
关键词
Junctionless; Tunnelling FET; Nanowire; Band to band Tunnelling; Gate all-around; Subthreshold slope;
D O I
暂无
中图分类号
学科分类号
摘要
An integrated design based on Gate-All-Around (GAA) silicon Junctionless (JL) vertical profile Nanowire (NW) structure has been proposed for JL-NW-Tunnel-Field Effect Transistor (JL-NW-TFET). A uniform high doping concentration (10−19) has been used to make the device a Junctionless structure. The parametric variations of the JL-NW-TFET have been analyzed such as ON-current (ION), OFF-current (IOFF), ON-OFF ratio of current (ION/OFF) and Subthreshold-Slope (SS). Therefore, work function of gate metal (4.4 eV to 4.8 eV), thickness of oxide (1.0 nm to 2.0 nm), diameter of Nanowire (10 nm to 30 nm) and channel length (22 nm to 65 nm) has been varied by implementing device structure in SILVACO Atlas Tools. The optimum parameters of the device have been observed as: maximum ION (3.73 × 10−6 A/μm), minimum IOFF (2.97 × 10−20 A/μm), Low SS (19.40 mV/dec) and high ION/OFF (3.35 × 1013). It has been proposed that these optimum parameter characteristics are immune to short channel effects and preferred for low power applications in nano regime.
引用
收藏
页码:6031 / 6037
页数:6
相关论文
共 50 条
  • [41] Two-dimensional (2D) analytical investigation of an n-type junctionless gate-all-around tunnel field-effect transistor (JL GAA TFET)
    Ajay
    Narang, Rakhi
    Saxena, Manoj
    Gupta, Mridula
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2018, 17 (02) : 713 - 723
  • [42] Carrier Mobility Analysis of Parallel Gated Junctionless Field Effect Transistor
    Raibaruah, Apurba Kumar
    Sarma, Kaushik Chandra Deva
    JOURNAL OF NANOELECTRONICS AND OPTOELECTRONICS, 2022, 17 (01) : 1 - 12
  • [43] Two-dimensional (2D) analytical investigation of an n-type junctionless gate-all-around tunnel field-effect transistor (JL GAA TFET)
    Rakhi Ajay
    Manoj Narang
    Mridula Saxena
    Journal of Computational Electronics, 2018, 17 : 713 - 723
  • [44] Analog/RF Performance Comparison of Junctionless and Dopingless Field Effect Transistor
    Sahu, Chitrakant
    Parmar, Jaydeep Singh
    2017 INTERNATIONAL CONFERENCE ON COMPUTER, COMMUNICATIONS AND ELECTRONICS (COMPTELIX), 2017, : 606 - 611
  • [45] Design and Implementation of Negative Capacitance Based Electrostatic Doped Double Gate Tunnel Field Effect Transistor
    Lone, Mohd Ashraf
    Solay, Leo Raj
    Singh, Amandeep
    Amin, S. Intekhab
    Anand, Sunny
    SILICON, 2022, 14 (18) : 12293 - 12301
  • [46] Doping and Dopingless Tunnel Field Effect Transistor
    Singh, Prabhat
    Samajdar, Dip Prakash
    Yadav, Dharmendra Singh
    2021 6TH INTERNATIONAL CONFERENCE FOR CONVERGENCE IN TECHNOLOGY (I2CT), 2021,
  • [47] Design and Implementation of Negative Capacitance Based Electrostatic Doped Double Gate Tunnel Field Effect Transistor
    Mohd Ashraf Lone
    Leo Raj Solay
    Amandeep Singh
    S. Intekhab Amin
    Sunny Anand
    Silicon, 2022, 14 : 12293 - 12301
  • [48] A Numerical Investigation of Stacked Oxide Junctionless High K with Vaccum Metal Oxide Semiconductor Field Effect Transistor
    S. Darwin
    A. Rega
    T. S. Arun Samuel
    P. Vimala
    Silicon, 2022, 14 : 2647 - 2654
  • [49] Boosting the performance of an ultrascaled carbon nanotube junctionless tunnel field-effect transistor using an ungated region: NEGF simulation
    Khalil Tamersit
    Journal of Computational Electronics, 2019, 18 : 1222 - 1228
  • [50] A Numerical Investigation of Stacked Oxide Junctionless High K with Vaccum Metal Oxide Semiconductor Field Effect Transistor
    Darwin, S.
    Rega, A.
    Samuel, T. S. Arun
    Vimala, P.
    SILICON, 2022, 14 (06) : 2647 - 2654