Parametric Investigation and Design of Junctionless Nanowire Tunnel Field Effect Transistor

被引:0
作者
Parveen Kumar
Balwinder Raj
机构
[1] Dr. B.R. Ambedkar National Institute of Technology,Nanoelectronics Research Lab
[2] National Institute of Technical Teachers Training and Research,undefined
来源
Silicon | 2022年 / 14卷
关键词
Junctionless; Tunnelling FET; Nanowire; Band to band Tunnelling; Gate all-around; Subthreshold slope;
D O I
暂无
中图分类号
学科分类号
摘要
An integrated design based on Gate-All-Around (GAA) silicon Junctionless (JL) vertical profile Nanowire (NW) structure has been proposed for JL-NW-Tunnel-Field Effect Transistor (JL-NW-TFET). A uniform high doping concentration (10−19) has been used to make the device a Junctionless structure. The parametric variations of the JL-NW-TFET have been analyzed such as ON-current (ION), OFF-current (IOFF), ON-OFF ratio of current (ION/OFF) and Subthreshold-Slope (SS). Therefore, work function of gate metal (4.4 eV to 4.8 eV), thickness of oxide (1.0 nm to 2.0 nm), diameter of Nanowire (10 nm to 30 nm) and channel length (22 nm to 65 nm) has been varied by implementing device structure in SILVACO Atlas Tools. The optimum parameters of the device have been observed as: maximum ION (3.73 × 10−6 A/μm), minimum IOFF (2.97 × 10−20 A/μm), Low SS (19.40 mV/dec) and high ION/OFF (3.35 × 1013). It has been proposed that these optimum parameter characteristics are immune to short channel effects and preferred for low power applications in nano regime.
引用
收藏
页码:6031 / 6037
页数:6
相关论文
共 50 条
  • [21] Incorporating Quantum Effects in Ultralow Power (ULP) Subthreshold Logic Design With Junctionless Nanowire Transistor
    Rai, Nivedita
    Ahuja, Khushboo
    Semwal, Sandeep
    Kranti, Abhinav
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2022, 69 (07) : 3983 - 3989
  • [22] Characteristic Analysis of Triple Material Tri-Gate Junctionless Tunnel Field Effect Transistor
    Dewan, Monzurul Islam
    Bin Kashem, Md. Tashfiq
    Subrina, Samia
    2016 9TH INTERNATIONAL CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING (ICECE), 2016, : 333 - 336
  • [23] Vertical Ge/Si Core/Shell Nanowire Junctionless Transistor
    Chen, Lin
    Cai, Fuxi
    Otuonye, Ugo
    Lu, Wei D.
    NANO LETTERS, 2016, 16 (01) : 420 - 426
  • [24] Numerical Study on Dual Material Gate Nanowire Tunnel Field-Effect Transistor
    Zhang, Aixi
    Mei, Jinhe
    Zhang, Lining
    He, Hongyu
    He, Jin
    Chan, Mansun
    2012 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID STATE CIRCUIT (EDSSC), 2012,
  • [25] Nanowire field-effect transistor
    Wernersson, Lars-Erik
    Lind, Erik
    Samuelson, Lars
    Lowgren, Truls
    Ohlsson, Jonas
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS, 2007, 46 (4B): : 2629 - 2631
  • [26] Improved performance of nanoscale junctionless tunnel field-effect transistor based on gate engineering approach
    Rouzbeh Molaei Imen Abadi
    Seyed Ali Sedigh Ziabari
    Applied Physics A, 2016, 122
  • [27] Traditional and junctionless field effect transistor for cholesterol detection
    Barik, Md. Abdul
    Sarma, Manoj Kumar
    Dutta, Jiten Ch.
    2015 INTERNATIONAL CONFERENCE ON ELECTRONIC DESIGN, COMPUTER NETWORKS & AUTOMATED VERIFICATION (EDCAV), 2015, : 88 - 91
  • [28] Gate-All-Around Nanowire Junctionless Transistor-Based Hydrogen Gas Sensor
    Mokkapati, Siddharth
    Jaiswal, Nivedita
    Gupta, Manish
    Kranti, Abhinav
    IEEE SENSORS JOURNAL, 2019, 19 (13) : 4758 - 4764
  • [29] Improved performance of a junctionless tunnel field effect transistor with a Si and SiGe heterostructure for ultra low power applications
    Asthana, Pranav Kumar
    Goswami, Yogesh
    Basak, Shibir
    Rahi, Shiromani Balmukund
    Ghosh, Bahniman
    RSC ADVANCES, 2015, 5 (60) : 48779 - 48785
  • [30] Design and Analog Performance Analysis of Charge-Plasma Based Cylindrical GAA Silicon Nanowire Tunnel Field Effect Transistor
    Kumar, Naveen
    Raman, Ashish
    SILICON, 2020, 12 (11) : 2627 - 2634