Compact 2D modeling and drain current performance analysis of a work function engineered double gate tunnel field effect transistor

被引:0
作者
Saheli Sarkhel
Navjeet Bagga
Subir Kumar Sarkar
机构
[1] Jadavpur University,Department of Electronics and Telecommunication Engineering
来源
Journal of Computational Electronics | 2016年 / 15卷
关键词
Double gate (DG); Tunnel field effect transistor (TFET); Band-to-band tunneling (BTBT); Work function engineered gate (WFEG); Poisson’s equation;
D O I
暂无
中图分类号
学科分类号
摘要
The ongoing trend of device dimension miniaturization is attributed to a large extent by the development of several non-conventional device structures among which tunneling field effect transistors (TFETs) have attracted significant research attention due to its inherent characteristics of carrier conduction by built-in tunneling mechanism which in turn mitigates various short channel effects (SCEs). In this work, we have, incorporated the innovative concept of work function engineering by continuously varying the mole fraction in a binary metal alloy gate electrode along the horizontal direction into a double gate tunneling field effect transistor (DG TFET), thereby presenting a new device structure, a work function engineered double gate tunneling field effect transistor (WFEDG TFET). We have presented an explicit analytical surface potential modeling of the proposed WFEDG TFET by the solving the 2-D Poisson’s equation. From the surface potential expression, the electric field has been derived which has been utilized to formulate the expression of drain current by performing rigorous integration on the band-to-band tunneling generation rate over the tunneling region. Based on this analytical modeling, an overall performance comparison of our proposed WFEDG TFET with its normal DG TFET counterpart has been presented in this work to establish the superiority of our proposed structure in terms of surface potential and drain current characteristics. Analytical results have been compared with SILVACO ATLAS device simulator results to validate our present model.
引用
收藏
页码:104 / 114
页数:10
相关论文
共 100 条
  • [1] Vishnoi Rajat(2014)Compact analytical model of dual material gate tunneling field effect transistor using interband tunneling and channel transport IEEE Trans. Electron Devices 61 1936-1942
  • [2] Kumar MJ(2014)A 2-D analytical model for double-gate tunnel FETs IEEE Trans. Electron Devices 61 1494-1500
  • [3] Gholizadeh M(2013)Two dimensional analytical modeling for asymmetric 3T and 4T double gate tunnel FET in sub-threshold region: Potential and electric field Microelectron. J. 44 1251-1259
  • [4] Hosseini SE(2007)Double-gate tunnel FET with high-k gate dielectric IEEE Trans. Electron Devices 54 1725-1733
  • [5] Yadav M(2010)Temperature dependent I–V characteristics of a vertical In0.53Ga0.47As tunnel FET IEEE Electron Device Lett. 31 564-566
  • [6] Bulusu A(2008)Device physics and design of germanium tunneling field-effect transistor with source and drain engineering for low power and high performance applications J. Appl. Phys. 103 104504-104504-5
  • [7] Dasgupta S(2014)A pseudo 2D-analytical model of dual material gate all-around nanowire tunneling FET IEEE Trans. Electron Devices 61 2264-2270
  • [8] Boucart K(2010)Modeling the single-gate, double-gate, and gate-all-around tunnel field-effect transistor J. Appl. Phys. 107 024518-1255
  • [9] Ionescu A(2008)A variational approach to the two-dimensional nonlinear Poisson’s equation for the modeling of tunneling transistors IEEE Electron Device Lett. 29 1252-478
  • [10] Mookerjea S(2012)Work function engineering with linearly graded binary metal alloy gate electrode for short channel SOI MOSFET IEEE Trans. Nanotechnol. 11 472-3287