Minimally buffered deflection router for spiking neural network hardware implementations

被引:0
作者
Junxiu Liu
Dong Jiang
Yuling Luo
Senhui Qiu
Yongchuang Huang
机构
[1] Guangxi Normal University,School of Electronic Engineering
[2] Guangxi Normal University,Guangxi Key Lab of Multi
[3] Guangxi Key Laboratory of Wireless Wideband Communication and Signal Processing,Source Information Mining & Security
来源
Neural Computing and Applications | 2021年 / 33卷
关键词
Spiking neural networks; Neuromorphic computing; Networks-on-chip; Deflection routers;
D O I
暂无
中图分类号
学科分类号
摘要
Spiking neural networks (SNNs) have the potential to closely mimic the information processing of biological brains, by using massive neurons that are interconnected in a complex network. Recent researches have considered using electronic hardware circuits to SNN implementations to meet real-time processing requirements. Network-on-Chips (NoCs) have been widely used to develop such SNN circuits as their interconnections can offer stable interconnectivity for neuron communications with high throughput and real-time execution. However, its scalability is limited due to expensive and complex NoC routers which leads to high energy consumption and large area utilization. Therefore, a minimally buffered deflection router (MBDR) is proposed in this work to address the scalability challenge of the hardware SNNs. It employs a deflection router technique to remove most of the inter-buffers and other expensive components of the conventional routers. Moreover, a novel flow controller is developed in MBDR to further reduce power consumption. Compared to existing approaches, experimental results show that based on 90-nm CMOS technology the area and power consumption of the proposed router are reduced by ~ 86% and ~ 88%, respectively. In the meantime, system throughput is maintained at a high level.
引用
收藏
页码:11753 / 11764
页数:11
相关论文
共 82 条
  • [1] Carrillo S(2013)Scalable hierarchical network-on-chip architecture for spiking neural network hardware implementations IEEE Trans Parallel Distrib Syst 24 2451-2461
  • [2] Carrillo S(2012)Advancing interconnect density for spiking neural network hardware implementations using traffic-aware adaptive network-on-chip routers Neural Netw 33 42-57
  • [3] Luo Y(2018)Low cost interconnected architecture for the hardware spiking neural networks Front Neurosci 12 1-14
  • [4] Roche B(2001)Signalling techniques and their effect on neural network implementation sizes Inf Sci (Ny) 132 67-82
  • [5] Ginnity TMM(2015)Low cost fault-tolerant routing algorithm for networks-on-chip Microprocess Microsyst 39 358-372
  • [6] Maguire L(2018)An efficient, low-cost routing architecture for spiking neural network hardware implementations Neural Process Lett 48 1777-1788
  • [7] Daid LJM(2016)Scalable networks-on-chip interconnected architecture for astrocyte-neuron networks IEEE Trans Circuits Syst I-Regul Pap 63 2290-2303
  • [8] Liu J(2019)Bio-inspired fault detection circuits based on synapse and spiking neuron models Neurocomputing 331 473-482
  • [9] Harkin J(2020)Analog complementary metal-oxide-semiconductor integrate-and-fire neuron circuit for overflow retaining in hardware spiking neural networks J Nanosci Nanotechnol 20 3117-3122
  • [10] Li Y(2002)Networks on chips: a new SoC paradigm IEEE Comput 35 70-78