Power and delay optimization of domino Schmitt trigger configurations with enhanced hysteresis voltage

被引:0
作者
S. Balaji Ramakrishna
S. Madhusudhan
B. Nikshep
B. Naveen
H. D. Teerthaprasad
机构
[1] Dayananda Sagar College of Engineering,
来源
Analog Integrated Circuits and Signal Processing | 2020年 / 102卷
关键词
CMOS; Domino logic; Power; Propagation delay; Hysteresis; Noise; Clock;
D O I
暂无
中图分类号
学科分类号
摘要
Intricacy and performance estimation of VLSI IC’s escalates as the device dimension goes minuscule, but the performance of IC’s has been improved exponentially over the years. Schmitt triggers are Bi-stable networks that have extensive application in the Field of communication and Signal processing. Dynamic logic and Domino CMOS logics in circuit design possess number of advantages to design essential logic units such as Schmitt triggers. On the other hand, Static CMOS counterparts are slower in operation and they consume more area along with short circuit power dissipation. In this work, the domino Schmitt trigger is architecturally modified to reduce power consumption and regulate hysteresis to have better noise margin. This paper presents two domino techniques based Schmitt Trigger topologies which gives low power operation and improved hysteresis width. A CMOS 22 nm library model is used for the design and results are investigated and validated.
引用
收藏
页码:53 / 61
页数:8
相关论文
共 35 条
[1]  
Filanovsky M(1994)CMOS Schmitt trigger design IEEE Transactions on Circuits and Systems-1: Fundamental Theory and Applications 41 46-49
[2]  
Bakes H(2016)Design and simulation of CMOS Schmitt trigger IJISET International Journal of Innovative Science, Engineering & Technology 3 486-489
[3]  
Rahi PK(2012)Design of CMOS Schmitt trigger International Journal of Engineering and Innovative Technology (IJEIT) 2 252-430
[4]  
Dewangan S(2012)Advancement of CMOS Schmitt trigger circuits Modern Applied Science 6 51-254
[5]  
Yadav T(2000)Clock-delayed domino for dynamic circuit design IEEE Transaction on VLSI 8 425-878
[6]  
Haque MdM(2012)Domino logic designs for high performance and leakage-tolerant applications VLSI Journal of Integration 46 247-747
[7]  
Kumar M(2017)Analysis and design of the classical CMOS Schmitt trigger in subthreshold operation IEEE Transactions on Circuits and Systems 64 869-793
[8]  
Kaur P(2011)Domino-logic-based ADC for digital synthesis IEEE Transactions on Circuits and Systems II: Express Briefs 58 744-2300
[9]  
Thapar S(1986)Charge redistribution and noise margins in domino CMOS logic IEEE Transactions on Circuits and Systems 33 786-undefined
[10]  
Kader WM(2012)A simple circuit approach to reduce delay variations in domino logic gates IEEE Transactions on Circuits and Systems I 59 2292-undefined