Efficient Memory Management for High-Speed ATM Systems

被引:0
作者
D. N. Serpanos
P. Karakonstantis
机构
[1] University of Patras,Department of Electrical and Computer Engineering
[2] ISD S.A.,Digital Integrated Systems Group
来源
Design Automation for Embedded Systems | 2001年 / 6卷
关键词
Embedded processors; ATM; memory management; FPGA;
D O I
暂无
中图分类号
学科分类号
摘要
ATM technology placesstrict performance requirements on ATM systems, especially consideringthe scalability of the SDH/SONET physical layerto high speeds. Throughput preservation of the link speed throughprotocols to a higher layer application is a known problem inhigh-speed communication systems. The problem is being addressedwith design methodologies that offer high speed data paths, usingspecialized hardware, and increased processing power, commonlyin the form of embedded processors. In this paper, we presenta case study for a high-speed Queue Manager for ATM systems.The manager enables high-speed data transfer to/fromsystem memory and management of logical data structures (queues).Furthermore, it provides high-speed and importantly, scalabilityand re-usability, so that it can be used in a wide range of ATMsystems, such as workstation adapters, switches, routers, etc.In this work, we provide contributions in two directions. Wedescribe an approach to develop a high-speed, scalable and re-usablememory manager for ATM systems, and then we provide an architectureand implementations in harware as well as in software for embeddedsystems. The results indicate the cost/performancetrade-off's and system scalability and thus, enable designersto choose the implementation that meets their target system requirementswell.
引用
收藏
页码:207 / 235
页数:28
相关论文
共 50 条
[41]   Efficient high radix modular multiplication for high-speed computing in re-configurable hardware [J].
Wang, Y ;
Leiwo, J ;
Srikanthan, T .
2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, :1226-1229
[42]   Parallel architecture for accelerating affine transform in high-speed imaging systems [J].
Biswal, Pradyut Kumar ;
Mondal, Pulak ;
Banerjee, Swapna .
JOURNAL OF REAL-TIME IMAGE PROCESSING, 2013, 8 (01) :69-79
[43]   High-speed cone-beam reconstruction: an embedded systems approach [J].
Goddard, I ;
Trepanier, M .
MEDICAL IMAGING 2002: VISUALIZATION, IMAGE-GUIDED PROCEDURES, AND DISPLAY, 2002, 4681 :483-491
[44]   High-speed multi-stage ATM switch based on hierarchical cell resequencing architecture and WDM interconnection [J].
Yasukawa, S ;
Yamanaka, N ;
Oki, E ;
Kawano, R .
IEICE TRANSACTIONS ON COMMUNICATIONS, 1999, E82B (02) :271-280
[45]   High-speed multi-stage ATM switch based on hierarchical cell resequencing architecture and WDM interconnection [J].
Yasukawa, S ;
Yamanaka, N ;
Oki, E ;
Kawano, R .
IEICE TRANSACTIONS ON ELECTRONICS, 1999, E82C (02) :219-228
[46]   A Cost-Effective Per-Pin ALPG for High-Speed Memory Testing [J].
Lee, Juyong ;
Lee, Hayoung ;
Lee, Sooryeong ;
Kang, Sungho .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2025, 33 (03) :867-871
[47]   A Length Adaptive Memory Management Framework in High Speed Acquisition System [J].
Chen, Xin ;
Ding, Haolun ;
Li, Xinyu ;
Li, Haiou ;
Liu, Yajun ;
Mei, Hong ;
Kang, Zhiwen ;
Song, Guolin .
2022 9TH INTERNATIONAL FORUM ON ELECTRICAL ENGINEERING AND AUTOMATION, IFEEA, 2022, :349-352
[48]   High-Speed and Area-Efficient LUT-Based BCD Multiplier Design [J].
Sworna, Zarrin Tasnim ;
Ul Haque, Mubin ;
Anisuzzaman, D. M. .
2018 4TH IEEE INTERNATIONAL WIE CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING (IEEE WIECON-ECE 2018), 2018, :33-36
[49]   High-Speed Scene Flow on Embedded Commercial Off-the-Shelf Systems [J].
Chen, Long ;
Cui, Mingyue ;
Zhang, Feihu ;
Hu, Biao ;
Huang, Kai .
IEEE TRANSACTIONS ON INDUSTRIAL INFORMATICS, 2019, 15 (04) :1843-1852
[50]   High-speed gaze detection using a single FPGA for driver assistance systems [J].
Yu, Ying-Hao ;
Ting, Yi-Siang ;
Kwok, Ngaiming ;
Mayer, Norbert Michael .
JOURNAL OF REAL-TIME IMAGE PROCESSING, 2021, 18 (03) :681-690