Efficient Memory Management for High-Speed ATM Systems

被引:0
作者
D. N. Serpanos
P. Karakonstantis
机构
[1] University of Patras,Department of Electrical and Computer Engineering
[2] ISD S.A.,Digital Integrated Systems Group
来源
Design Automation for Embedded Systems | 2001年 / 6卷
关键词
Embedded processors; ATM; memory management; FPGA;
D O I
暂无
中图分类号
学科分类号
摘要
ATM technology placesstrict performance requirements on ATM systems, especially consideringthe scalability of the SDH/SONET physical layerto high speeds. Throughput preservation of the link speed throughprotocols to a higher layer application is a known problem inhigh-speed communication systems. The problem is being addressedwith design methodologies that offer high speed data paths, usingspecialized hardware, and increased processing power, commonlyin the form of embedded processors. In this paper, we presenta case study for a high-speed Queue Manager for ATM systems.The manager enables high-speed data transfer to/fromsystem memory and management of logical data structures (queues).Furthermore, it provides high-speed and importantly, scalabilityand re-usability, so that it can be used in a wide range of ATMsystems, such as workstation adapters, switches, routers, etc.In this work, we provide contributions in two directions. Wedescribe an approach to develop a high-speed, scalable and re-usablememory manager for ATM systems, and then we provide an architectureand implementations in harware as well as in software for embeddedsystems. The results indicate the cost/performancetrade-off's and system scalability and thus, enable designersto choose the implementation that meets their target system requirementswell.
引用
收藏
页码:207 / 235
页数:28
相关论文
共 50 条
[31]   Efficient Algorithms for Memory Management in Embedded Vision Systems [J].
Hadj Salem, Khadija ;
Kieffer, Yann ;
Mancini, Stephane .
2016 11TH IEEE INTERNATIONAL SYMPOSIUM ON INDUSTRIAL EMBEDDED SYSTEMS (SIES), 2016,
[32]   FACCU: Enable Fast Accumulation for High-Speed DSP Systems [J].
Wang, Meiqi ;
Cheng, Xin ;
Zou, Dingyang ;
Wang, Zhongfeng .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2022, 69 (12) :4634-4638
[33]   SCALABLE ARCHITECTURE FOR HIGH-SPEED MULTIDIMENSIONAL FUZZY INFERENCE SYSTEMS [J].
Del Campo, Ines ;
Echanobe, Javier ;
Basterretxea, Koldo ;
Bosque, Guillermo .
JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2011, 20 (03) :375-400
[34]   Memory Compact High-Speed QC-LDPC Decoder Based on FPGA [J].
Xie T. ;
Li B. ;
Yang M. ;
Yan Z. .
Xibei Gongye Daxue Xuebao/Journal of Northwestern Polytechnical University, 2019, 37 (03) :515-522
[35]   VLSI-oriented input and output buffered switch architecture for high-speed ATM backbone nodes [J].
Kamatani, Y ;
Ohba, Y ;
Shimojo, Y ;
Ise, K ;
Motoyama, M ;
Saito, T .
IEICE TRANSACTIONS ON COMMUNICATIONS, 1996, E79B (05) :647-657
[36]   High-speed architectures for GHASH based on efficient bit-parallel multipliers [J].
Wang, Jimei ;
Shou, Guochu ;
Hu, Yihong ;
Guo, Zhigang .
2010 IEEE INTERNATIONAL CONFERENCE ON WIRELESS COMMUNICATIONS, NETWORKING AND INFORMATION SECURITY (WCNIS), VOL 1, 2010, :582-586
[37]   Efficient Parallelization of Polyphase Arbitrary Resampling FIR Filters for High-Speed Applications [J].
Ramon, Hannes ;
Li, Haolin ;
Demeester, Piet ;
Bauwelinck, Johan ;
Torfs, Guy .
JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2018, 90 (03) :295-303
[38]   Efficient Parallelization of Polyphase Arbitrary Resampling FIR Filters for High-Speed Applications [J].
Hannes Ramon ;
Haolin Li ;
Piet Demeester ;
Johan Bauwelinck ;
Guy Torfs .
Journal of Signal Processing Systems, 2018, 90 :295-303
[39]   Parallel architecture for accelerating affine transform in high-speed imaging systems [J].
Pradyut Kumar Biswal ;
Pulak Mondal ;
Swapna Banerjee .
Journal of Real-Time Image Processing, 2013, 8 :69-79
[40]   Efficient high radix modular multiplication for high-speed computing in re-configurable hardware [J].
Wang, Y ;
Leiwo, J ;
Srikanthan, T .
2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, :1226-1229