Optimal Test Scheduling Formulation under Power Constraints with Dynamic Voltage and Frequency Scaling

被引:0
|
作者
Spencer K. Millican
Kewal K. Saluja
机构
[1] University of Wisconsin-Madison,Department of Electrical and Computer Engineering
来源
Journal of Electronic Testing | 2014年 / 30卷
关键词
DVFS; dynamic voltage and frequency scaling; SoC test; Test scheduling; Power Constraint;
D O I
暂无
中图分类号
学科分类号
摘要
As a consequence of technology scaling and increasing power consumption of modern high performance designs, various techniques, such as clock gating and Dynamic Voltage and Frequency Scaling (DVFS), have been adapted to address power issues. These techniques are important and desirable to address reliability needs as well as economic issues. From a testing point of view, the introduction of power constraints during testing is needed to achieve the desired product quality and to avoid yield loss. Unlike designers who have benefited from the Design-for-Test hardware introduced for testing, test engineers have rarely taken advantage of the extra hardware introduced to meet design needs. In this paper, we make use of the DVFS technology and its associated hardware to improve test economics. We formulate the power constrained testing problem as an optimization problem that makes use of DVFS technology. We show that superior test schedules can be obtained for both session-based and sessionless testing methods relative to existing and traditional methods of obtaining test schedules.
引用
收藏
页码:569 / 580
页数:11
相关论文
共 15 条
  • [1] Optimal Test Scheduling Formulation under Power Constraints with Dynamic Voltage and Frequency Scaling
    Millican, Spencer K.
    Saluja, Kewal K.
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2014, 30 (05): : 569 - 580
  • [2] Test Scheduling for Multicore SoCs with Dynamic Voltage Scaling and Multiple Voltage Islands
    Kavousianos, Xrysovalantis
    Chakrabarty, Krishnendu
    Jain, Arvind
    Parekhji, Rubin
    2011 20TH ASIAN TEST SYMPOSIUM (ATS), 2011, : 33 - 39
  • [3] Partition Based SoC Test Scheduling with Thermal and Power Constraints under Deep Submicron Technologies
    Yao, Chunhua
    Saluja, Kewal K.
    Ramanathan, Parameswaran
    2009 ASIAN TEST SYMPOSIUM, PROCEEDINGS, 2009, : 281 - 286
  • [4] Power-Aware Optimization of SoC Test Schedules Using Voltage and Frequency Scaling
    Sheshadri, Vijay
    Agrawal, Vishwani D.
    Agrawal, Prathima
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2017, 33 (02): : 171 - 187
  • [5] Power-Aware Optimization of SoC Test Schedules Using Voltage and Frequency Scaling
    Vijay Sheshadri
    Vishwani D. Agrawal
    Prathima Agrawal
    Journal of Electronic Testing, 2017, 33 : 171 - 187
  • [6] Scheduling tests for VLSI systems under power constraints
    Chou, RM
    Saluja, KK
    Agrawal, VD
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 1997, 5 (02) : 175 - 185
  • [7] Test Scheduling in an IEEE P1687 Environment with Resource and Power Constraints
    Zadegan, Farrokh Ghani
    Ingelsson, Urban
    Asani, Golnaz
    Carlsson, Gunnar
    Larsson, Erik
    2011 20TH ASIAN TEST SYMPOSIUM (ATS), 2011, : 525 - 531
  • [8] A SIMULATED ANNEALING ALGORITHM FOR SYSTEM-ON-CHIP TEST SCHEDULING WITH POWER AND PRECEDENCE CONSTRAINTS
    Harmanani, Haidar M.
    Salamy, Hassan A.
    INTERNATIONAL JOURNAL OF COMPUTATIONAL INTELLIGENCE AND APPLICATIONS, 2006, 6 (04) : 511 - 530
  • [9] Optimal Stochastic Signaling Under Average Power and Bit Rate Constraints
    Goken, Cagri
    Dulek, Berkan
    Gezici, Sinan
    IEEE TRANSACTIONS ON COMMUNICATIONS, 2018, 66 (12) : 6028 - 6039
  • [10] Power and Thermal Constrained Test Scheduling Under Deep Submicron Technologies
    Yao, Chunhua
    Saluja, Kewal K.
    Ramanathan, Parameswaran
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2011, 30 (02) : 317 - 322