A Memory Reliability Enhancement Technique for Multi Bit Upsets

被引:0
|
作者
Alexandre Chabot
Ihsen Alouani
Réda Nouacer
Smail Niar
机构
[1] Université Polytechnique Hauts-de-France,LAMIH, UMR CNRS
[2] CEA-LIST,IEMN, UMR CNRS
[3] Université Polytechnique Hauts-de-France,undefined
来源
Journal of Signal Processing Systems | 2021年 / 93卷
关键词
Reliability; MBU; Fault injection; Memory;
D O I
暂无
中图分类号
学科分类号
摘要
Technological advances allow the production of increasingly complex electronic systems. Nevertheless, technology and voltage scaling increased dramatically the susceptibility of new devices not only to Single Bit Upsets (SBU), but also to Multiple Bit Upsets (MBU). In safety critical applications, it is mandatory to provide fault-tolerant systems, providing high reliability while meeting applications requirements. The problem of reliability is particularly expressed within the memory which represents more than 80 % of systems on chips. To tackle this problem we propose a new memory reliability techniques referred to as DPSR: Double Parity Single Redundancy. DPSR is designed to enhance computing systems resilience to SBU and MBU. Based on a thorough fault injection experiments, DPSR shows promising results; It detects and corrects more than 99.6 % of encountered MBU and has an average time overhead of less than 3 %.
引用
收藏
页码:439 / 459
页数:20
相关论文
共 50 条
  • [21] Reliability enhancement of packet delivery in multi-hop wireless sensor network
    Godoi, Fabricio N.
    Denardin, Gustavo W.
    Barriquello, Carlos H.
    COMPUTER NETWORKS, 2019, 153 (86-91) : 86 - 91
  • [22] Gate reliability enhancement of p-GaN gate HEMTs with oxygen compensation technique
    Wang, Chengcai
    Chen, Junting
    Jiang, Zuoheng
    Chen, Haohao
    APPLIED PHYSICS EXPRESS, 2024, 17 (05)
  • [23] Memory, Neuroscience and Memory Enhancement
    Alonso Fernandez, Marcos
    CANADIAN JOURNAL OF BIOETHICS-REVUE CANADIENNE DE BIOETHIQUE, 2020, 3 (01): : 1 - 9
  • [24] Reliability Exploration of System-on-Chip With Multi-Bit-Width Accelerator for Multi-Precision Deep Neural Networks
    Cheng, Quan
    Huang, Mingqiang
    Man, Changhai
    Shen, Ao
    Dai, Liuyao
    Yu, Hao
    Hashimoto, Masanori
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2023, 70 (10) : 3978 - 3991
  • [25] Increasing Reliability of FPGA-Based Adaptive Equalizers in the Presence of Single Event Upsets
    Liu, Shih-Fu
    Sorrenti, Gabriele
    Reviriego, Pedro
    Casini, Fabio
    Antonio Maestro, Juan
    Alderighi, Monica
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2011, 58 (03) : 1072 - 1077
  • [26] Meta-Cure: A Reliability Enhancement Strategy for Metadata in NAND Flash Memory Storage Systems
    Wang, Yi
    Bathen, Luis Angel D.
    Dutt, Nikil D.
    Shao, Zili
    2012 49TH ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2012, : 214 - 219
  • [27] An ECC-Based Memory Architecture with Online Self-Repair Capabilities for Reliability Enhancement
    Mayuga, Gian
    Yamato, Yuta
    Yoneda, Tomokazu
    Inoue, Michiko
    Sato, Yasuo
    2015 20TH IEEE EUROPEAN TEST SYMPOSIUM (ETS), 2015,
  • [28] Reliability Enhancement of Flash-Memory Storage Systems: An Efficient Version-Based Design
    Chang, Yuan-Hao
    Huang, Po-Chun
    Hsu, Pei-Han
    Lee, Lue-Jane
    Kuo, Tei-Wei
    Du, David Hung-Chang
    IEEE TRANSACTIONS ON COMPUTERS, 2013, 62 (12) : 2503 - 2515
  • [29] Mitigation Technique against Multi-Bit-Upset without Area, Performance and Power Overhead
    Uemura, Taiki
    Tanabe, Ryo
    Matusyama, Hideya
    2012 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2012,
  • [30] Synergistic Reliability and Yield Enhancement Techniques for Embedded SRAMs
    Lu, Shyue-Kung
    Huang, Huan-Hua
    Huang, Jiun-Lang
    Ning, Pony
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2013, 32 (01) : 165 - 169