A Memory Reliability Enhancement Technique for Multi Bit Upsets

被引:0
|
作者
Alexandre Chabot
Ihsen Alouani
Réda Nouacer
Smail Niar
机构
[1] Université Polytechnique Hauts-de-France,LAMIH, UMR CNRS
[2] CEA-LIST,IEMN, UMR CNRS
[3] Université Polytechnique Hauts-de-France,undefined
来源
Journal of Signal Processing Systems | 2021年 / 93卷
关键词
Reliability; MBU; Fault injection; Memory;
D O I
暂无
中图分类号
学科分类号
摘要
Technological advances allow the production of increasingly complex electronic systems. Nevertheless, technology and voltage scaling increased dramatically the susceptibility of new devices not only to Single Bit Upsets (SBU), but also to Multiple Bit Upsets (MBU). In safety critical applications, it is mandatory to provide fault-tolerant systems, providing high reliability while meeting applications requirements. The problem of reliability is particularly expressed within the memory which represents more than 80 % of systems on chips. To tackle this problem we propose a new memory reliability techniques referred to as DPSR: Double Parity Single Redundancy. DPSR is designed to enhance computing systems resilience to SBU and MBU. Based on a thorough fault injection experiments, DPSR shows promising results; It detects and corrects more than 99.6 % of encountered MBU and has an average time overhead of less than 3 %.
引用
收藏
页码:439 / 459
页数:20
相关论文
共 50 条
  • [1] A Memory Reliability Enhancement Technique for Multi Bit Upsets
    Chabot, Alexandre
    Alouani, Ihsen
    Nouacer, Reda
    Niar, Smail
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2021, 93 (04): : 439 - 459
  • [2] A New Memory Reliability Technique For Multiple Bit Upsets Mitigation
    Chabot, Alexandre
    Alouani, Ihsen
    Niar, Smail
    Nouacer, Reda
    CF '19 - PROCEEDINGS OF THE 16TH ACM INTERNATIONAL CONFERENCE ON COMPUTING FRONTIERS, 2019, : 145 - 152
  • [3] Reliability analysis of memories suffering multiple bit upsets
    Reviriego, Pedro
    Maestro, Juan Antonio
    Cervantes, Catalina
    IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2007, 7 (04) : 592 - 601
  • [4] Multi-Bit Upsets Vulnerability Analysis of Modern Microprocessors
    Chatzidimitriou, Athanasios
    Papadimitriou, George
    Gavanas, Christos
    Katsoridas, George
    Gizopoulos, Dimitris
    PROCEEDINGS OF THE 2019 IEEE INTERNATIONAL SYMPOSIUM ON WORKLOAD CHARACTERIZATION (IISWC 2019), 2019, : 119 - 130
  • [5] Modified Decimal Matrix Codes in FPGA Configuration Memory for Multiple Bit Upsets
    Ahilan, A.
    Deepa, P.
    2015 INTERNATIONAL CONFERENCE ON COMPUTER COMMUNICATION AND INFORMATICS (ICCCI), 2015,
  • [6] Efficient Two-Dimensional Error Codes for Multiple Bit Upsets Mitigation in Memory
    Zhu, Ming
    Xiao, Liyi
    Li, Shuhao
    Zhang, Yanjing
    2010 IEEE 25TH INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI SYSTEMS (DFT 2010), 2010, : 129 - 135
  • [7] Multiple bit upsets mitigation in memory by using improved hamming codes and parity codes
    祝名
    肖立伊
    田欢
    Journal of Harbin Institute of Technology(New series), 2010, (05) : 726 - 730
  • [8] Enhanced Memory Reliability Against Multiple Cell Upsets Using Decimal Matrix Code
    Guo, Jing
    Xiao, Liyi
    Mao, Zhigang
    Zhao, Qiang
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2014, 22 (01) : 127 - 135
  • [9] Design of High-Reliability Memory Cell to Mitigate Single Event Multiple Node Upsets
    Li, Hongchen
    Xiao, Liyi
    Qi, Chunhua
    Li, Jie
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2021, 68 (10) : 4170 - 4181
  • [10] Fault Injection Controller Based Framework to Characterize Multiple Bit Upsets for FPGA Designs
    Sharma, Jhalak
    Rao, Nanditha
    Mohamed, Otmane Ait
    2020 IEEE INTERNATIONAL SYMPOSIUM ON THE PHYSICAL AND FAILURE ANALYSIS OF INTEGRATED CIRCUITS (IPFA), 2020,