Machine Allocation in Semiconductor Wafer Fabrication Systems: A Simulation-Based Approach

被引:0
|
作者
Yanfeng Wu
Sihua Chen
机构
[1] Jiangxi University of Finance and Economics,School of Finance
[2] Jiangxi University of Finance and Economics,School of Information Management
关键词
Semiconductor wafer fabrication system; machine allocation; discrete-event simulation; marginal machine allocation;
D O I
暂无
中图分类号
学科分类号
摘要
The problem of maximizing the throughput of Semiconductor Wafer Fabrication Systems is addressed. We model the fabrication systems as a Stochastic Timed Automata and design a discrete-event simulation scheme. The simulation scheme is explicit, fast and achieves high fidelity which captures the feature of reentrant process flow and is flexible to accommodate diversified wafer lot scheduling policies. A series of Marginal Machine Allocation Algorithms are proposed to sequentially allocate machines. Numerical experiments suggest the designed methods are efficient to find good allocation solutions.
引用
收藏
页码:372 / 390
页数:18
相关论文
共 50 条
  • [41] A phase space reconstruction based approach to throughput prediction in semiconductor wafer fabrication system
    Wu, Li-Hui
    Zhang, Jie
    Journal of Donghua University (English Edition), 2010, 27 (01) : 81 - 86
  • [42] ANFIS and SA Based Approach to Prediction, Scheduling, and Performance Evaluation for Semiconductor Wafer Fabrication
    Cao Zhengcai
    Zhao Huidan
    Wang Yongji
    CHINESE JOURNAL OF ELECTRONICS, 2013, 22 (01): : 25 - 30
  • [43] Data Mining Approaches to Optimize the Allocation of Production Resources in Semiconductor Wafer Fabrication
    Yu, Chih-Min
    Kuo, Chung-Jen
    INTERNATIONAL SYMPOSIUM ON SEMICONDUCTOR MANUFACTURING (ISSM) 2016 PROCEEDINGS OF TECHNICAL PAPERS, 2016,
  • [44] A Phase Space Reconstruction Based Approach to Throughput Prediction in Semiconductor Wafer Fabrication System
    吴立辉
    张洁
    Journal of Donghua University(English Edition), 2010, 27 (01) : 81 - 86
  • [45] Resource-based Petri net Modeling and Scheduling for Semiconductor Wafer Fabrication Systems
    Shao Zhifang
    Liu Zhongying
    ICOSCM 2007 - INTERNATIONAL CONFERENCE ON OPERATIONS AND SUPPLY CHAIN MANAGEMENT IN CHINA, 2007, 1
  • [46] A problem reduction approach for scheduling semiconductor wafer fabrication facilities
    Upasani, Abhijit A.
    Uzsoy, Reha
    Sourirajan, Karthik
    IEEE TRANSACTIONS ON SEMICONDUCTOR MANUFACTURING, 2006, 19 (02) : 216 - 225
  • [47] Value-based dispatching for semiconductor wafer fabrication
    Pierce, NG
    Yurtsever, T
    2000 IEEE/SEMI ADVANCED SEMICONDUCTOR MANUFACTURING CONFERENCE AND WORKSHOP, 2000, : 245 - 249
  • [48] CONTROL OF BATCH PROCESSING SYSTEMS IN SEMICONDUCTOR WAFER FABRICATION FACILITIES
    GURNANI, H
    ANUPINDI, R
    AKELLA, R
    IEEE TRANSACTIONS ON SEMICONDUCTOR MANUFACTURING, 1992, 5 (04) : 319 - 328
  • [49] Simulation-based assessment of machine criticality measures for a shifting bottleneck scheduling approach in complex manufacturing systems
    Moench, Lars
    Zimmermann, Jens
    COMPUTERS IN INDUSTRY, 2007, 58 (07) : 644 - 655
  • [50] Location and hierarchical allocation disaster with combined ε-constraint and simulation-based optimization approach
    Mousavi, Sogol
    Sajadi, Seyed Mojtaba
    AlemTabriz, Akbar
    Najafi, Seyyed Esmaeil
    SIMULATION-TRANSACTIONS OF THE SOCIETY FOR MODELING AND SIMULATION INTERNATIONAL, 2022, 98 (05): : 407 - 432