FPGA realization of an efficient image scalar with modified area generation technique

被引:0
作者
V. Ramadevi
K. Manjunatha Chari
机构
[1] GITAM University,Electronics and Communication Engineering, School of Technology
[2] GITAM University,ECE Department, School of Technology
来源
Multimedia Tools and Applications | 2019年 / 78卷
关键词
Image scalar; Vedic mathematics; Field programmable gate array (FPGA); Line buffer; Combinational logic blocks (CLBs);
D O I
暂无
中图分类号
学科分类号
摘要
Image scaling is extensively utilized in numerous image processing implementations, like digital camera, tablet, mobile phone, and display devices. Image scaling is a technique of enlarge or diminish the image by provided scale factor. Image scaling can also be discussed as image interpolation, image re-sampling, image resizing, and image zooming. This paper introduces VLSI (Very Large Scale Integration) architecture of an accurate and area effectual image scalar. This architecture is applied in HDL language, synthesize and simulation by Xilinx ISE simulation tool. Lastly observe quality and performance measure, in quality measure associate the PSNR value of scaled image to source image. In presentation measure numerous VLSI parameters like type of device, area, computation time, and power. From the solution in quality measure to upsurge the PSNR value by 15% and 9% Image enlargement and reduction correspondingly and diminish 18% combinational logic blocks (CLBs).
引用
收藏
页码:23707 / 23732
页数:25
相关论文
共 28 条
  • [21] Optimizing Deep Learning Acceleration on FPGA for Real-Time and Resource-Efficient Image Classification
    Khaki, Ahmad Mouri Zadeh
    Choi, Ahyoung
    APPLIED SCIENCES-BASEL, 2025, 15 (01):
  • [22] Hardware-Efficient Image-Based Robotic Path Planning in a Dynamic Environment and Its FPGA Implementation
    Sudha, N.
    Mohan, Aruppukottai Rajarathinam
    IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, 2011, 58 (05) : 1907 - 1920
  • [23] AEKA: FPGA Implementation of Area-Efficient Karatsuba Accelerator for Ring-Binary-LWE-Based Lightweight PQC
    Bao, Tianyou
    He, Pengzhou
    Xie, Jiafeng
    Jacinto, H. S.
    ACM TRANSACTIONS ON RECONFIGURABLE TECHNOLOGY AND SYSTEMS, 2024, 17 (02)
  • [24] An efficient FPGA-based dynamic partial reconfiguration design flow and environment for image and signal processing IP cores
    Krill, B.
    Ahmad, A.
    Amira, A.
    Rabah, H.
    SIGNAL PROCESSING-IMAGE COMMUNICATION, 2010, 25 (05) : 377 - 387
  • [25] FPGA Implementation of High-Speed Area-Efficient Processor for Elliptic Curve Point Multiplication Over Prime Field
    Islam, Md Mainul
    Hossain, Md Selim
    Hasan, Moh Khalid
    Shahjalal, Md
    Jang, Yeong Min
    IEEE ACCESS, 2019, 7 : 178811 - 178826
  • [26] High-Speed, Area-Efficient, FPGA-Based Elliptic Curve Cryptographic Processor over NIST Binary Fields
    Hossain, Md Selim
    Saeedi, Ehsan
    Kong, Yinan
    2015 IEEE INTERNATIONAL CONFERENCE ON DATA SCIENCE AND DATA INTENSIVE SYSTEMS, 2015, : 175 - 181
  • [27] An area-efficient Sinusoidal Pulse Width Modulation (SPWM) technique for Single Phase Matrix Converter (SPMC)
    Romli, M. S. N.
    Idris, Z.
    Saparon, A.
    Hamzah, M. K.
    ICIEA 2008: 3RD IEEE CONFERENCE ON INDUSTRIAL ELECTRONICS AND APPLICATIONS, PROCEEDINGS, VOLS 1-3, 2008, : 1163 - 1168
  • [28] Speed/Area-Efficient ECC Processor Implementation Over GF(2m) on FPGA via Novel Algorithm-Architecture Co-Design
    Zeghid, Medien
    Ahmed, Hassan Yousif
    Chehri, Abdellah
    Sghaier, Anissa
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2023, 31 (08) : 1192 - 1203