Digit-Serial Complex-Number Multipliers on FPGAs

被引:0
作者
T. Sansaloni
J. Valls
K.K. Parhi
机构
[1] Universidad Politécnica de Valencia,Dpto. Ing. Electrónica
[2] Broadcom Corporation,undefined
来源
Journal of VLSI signal processing systems for signal, image and video technology | 2003年 / 33卷
关键词
complex-number multipliers; digit-serial arithmetic; Booth recoding; FPGA;
D O I
暂无
中图分类号
学科分类号
摘要
This paper presents an optimized implementation on FPGA of digit-serial Complex-Number Multipliers (CMs) using Booth recoding techniques and tree adders based on Carry Save (CS) and Ripple Carry Adders (RCA). This kind of Complex-Number multipliers can be pipelined at the same level independent of the digit-size. Variable and fixed coefficient CMs have been considered. In the first case an efficient mapping of the modified Booth recoding and the partial product generation is presented which results in a logic depth reduction. The combination of 5:3 and 4:3 converters in the CS structure and the utilization of RCA trees lead to a minimum area requirement. In the case of fixed coefficient CMs, partial products generator is based on look-up tables and multi-bit Booth recoding is used to reduce the area and increase the performance of the circuit. The study reveals that efficient mapping of the 5-bit Booth recoding to generate the partial products is the optimum multibit recoding when Xilinx FPGA devices are used.
引用
收藏
页码:105 / 115
页数:10
相关论文
共 9 条
[1]  
Hartley R.(1990)Digit-Serial Processing Techniques IEEE Trans. Circuits and Systems 37 707-719
[2]  
Corbett P.(1991)A Systematic Approach for Design of Digit-Serial Signal Processing Architectures IEEE Trans. Circuits and Systems 38 358-375
[3]  
Parhi K.K.(2000)High Performance Digit-Serial Complex-Number Multiplier-Acumulator IEEE Trans. Circuits and Systems, Part-II: Analog and Digital Signal Processing 47 555-559
[4]  
Chang Y.(1991)-Bit Serial/Parallel Multipliers Journal of VLSI Signal Processing 2 219-233
[5]  
Parhi K.(1994)Fast Integer Multipliers Fit in FPGAs EDN 39 80-240
[6]  
North R.C.(1951)A Signed Binary Multiplication Technique Quart. J. Mech. Appl. Math. 4 236-undefined
[7]  
Ku W.H.(undefined)undefined undefined undefined undefined-undefined
[8]  
Chapman K.D.(undefined)undefined undefined undefined undefined-undefined
[9]  
Booth A.C.(undefined)undefined undefined undefined undefined-undefined