A 1.1 V 6.2 mW, wideband RF front-end for 0 dBm blocker tolerant receivers in 90 nm CMOS

被引:0
作者
Naveed Ahsan
Christer Svensson
Rashad Ramzan
Jerzy Dabrowski
Aziz Ouacha
Carl Samuelsson
机构
[1] Linkoping University,
[2] Swedish Defence Research Agency,undefined
来源
Analog Integrated Circuits and Signal Processing | 2012年 / 70卷
关键词
Blocker suppression; Common gate (CG); Highly linear; Low power; Low IF receiver; Software defined radio; Wideband front-end;
D O I
暂无
中图分类号
学科分类号
摘要
This paper presents the design and implementation of a low power, highly linear, wideband RF front-end in 90 nm CMOS. The architecture consists of an inverter-like common gate low noise amplifier followed by a passive ring mixer. The proposed architecture achieves a high linearity in a wide band (0.5–6 GHz) at very low power. Therefore, it is a suitable choice for software defined radio (SDR) receivers. The chip measurement results indicate that the inverter-like common gate input stage has a broadband input match achieving S11 below −8.8 dB up to 6 GHz. The measured single sideband noise figure at an LO frequency of 3 GHz and an IF of 10 MHz is 6.25 dB. The front-end achieves a voltage conversion gain of 4.5 dB at 1 GHz with 3 dB bandwidth of more than 6 GHz. The measured input referred 1 dB compression point is +1.5 dBm while the IIP3 is +11.73 dBm and the IIP2 is +26.23 dBm respectively at an LO frequency of 2 GHz. The RF front-end consumes 6.2 mW from a 1.1 V supply with an active chip area of 0.0856 mm2.
引用
收藏
页码:79 / 90
页数:11
相关论文
共 36 条
[1]  
Amer A(2007)A 90-nm wideband merged CMOS LNA and mixer exploiting noise cancellation IEEE Journal of Solid State Circuits 42 323-328
[2]  
Hegazi E(2009)A low-power, linearized, ultrawideband LNA design technique IEEE Journal of Solid State Circuits 44 320-330
[3]  
Ragaie HF(2005)A capacitor cross-coupled common-gate low-noise amplifier IEEE Transactions on Circuits and Systems-II: Express Briefs 52 875-879
[4]  
Zhan H(2001)A 2-dB noise figure 900-MHz differential CMOS LNA IEEE Journal of Solid State Circuits 36 1444-1452
[5]  
Fan X(2009)A wideband CMOS low noise amplifier employing noise and IM2 distortion Cancellation for a digital TV tuner IEEE Journal of Solid State Circuits 44 686-698
[6]  
Sinencio ES(2005)CMOS RF amplifier and mixer circuits utilizing complementary characteristics of parallel combined NMOS and PMOS devices IEEE Transactions on Microwave Theory and Techniques 53 1662-1671
[7]  
Zhuo W(2008)A highly linear broadband CMOS LNA employing noise and distortion cancellation IEEE Journal of Solid-State Circuits 43 1164-1176
[8]  
Li X(2006)An 800 MHz-6 GHz software-defined wireless receiver in 90-nm CMOS IEEE Journal of Solid State Circuits 41 2860-2876
[9]  
Shekar S(2007)A blocker filtering technique for SAW-less wireless receivers IEEE Journal of Solid-State Circuits 42 2766-2773
[10]  
Embabi SHK(2009)Adaptive blocker rejection continuous-time ΣΔ ADC for MOBILE WiMAX applications IEEE Journal of Solid-State Circuits 44 2766-2779