Synthesis of AMBA AHB from formal specification: A case study

被引:17
作者
Godhal Y. [1 ]
Chatterjee K. [1 ]
Henzinger T.A. [1 ]
机构
[1] IST Austria (Institute of Science and Technology Austria), Klosterneuburg
关键词
AMBA AHB protocol; Formal specification; Synthesis; Temporal logic;
D O I
10.1007/s10009-011-0207-9
中图分类号
学科分类号
摘要
The standard hardware design flow involves: (a) design of an integrated circuit using a hardware description language, (b) extensive functional and formal verification, and (c) logical synthesis. However, the above-mentioned processes consume significant effort and time. An alternative approach is to use a formal specification language as a high-level hardware description language and synthesize hardware from formal specifications. Our work is a case study of the synthesis of the widely and industrially used AMBA AHB protocol from formal specifications. Bloem et al. presented the first formal specifications for the AMBA AHB Arbiter and synthesized the AHB Arbiter circuit. However, in the first formal specification some important assumptions were missing. Our contributions are as follows: (a) We present detailed formal specifications for the AHB Arbiter incorporating the missing details, and obtain significant improvements in the synthesis results (both with respect to the number of gates in the synthesized circuit and with respect to the time taken to synthesize the circuit), and (b) we present formal specifications to generate compact circuits for the remaining two main components of AMBA AHB, namely, AHB Master and AHB Slave. Thus with systematic description we are able to automatically and completely synthesize an important and widely used industrial protocol. © 2011 Springer-Verlag.
引用
收藏
页码:585 / 601
页数:16
相关论文
共 13 条
  • [1] (1999)
  • [2] ABC: A systemfor sequential synthesis and verification
  • [3] Bloem R., Galler S., Jobstmann B., Piterman N., Pnueli A., Weiglhofer M., Interactive presentation: Automatic hardware synthesis from specifications: A case study, DATE, pp. 1188-1193, (2007)
  • [4] Bloem R., Galler S., Jobstmann B., Piterman N., Pnueli A., Weiglhofer M., Specify, compile, run: Hardware from PSL, Electr. Notes Theor. Comput. Sci, 190, 4, pp. 3-16, (2007)
  • [5] Buchi J.R., Landweber L.H., Solving sequential conditions by finite-state strategies, Trans. Am. Math. Soc, 138, pp. 295-311, (1969)
  • [6] Church A., Logic, arithmetic, and automata, Proceedings of International Congress Mathematical Union, Stockholm, pp. 23-35, (1963)
  • [7] Eisner C., Fisman D., A Practical Introduction to PSL (series On Integrated Circuits and Systems), (2006)
  • [8] Jobstmann B., Galler S., Weiglhofer M., Bloem R., Anzu: A tool for property synthesis, CAV, pp. 258-262, (2007)
  • [9] Piterman N., Pnueli A., Sa'ar Y., Synthesis of reactive(1) designs, VMCAI, pp. 364-380, (2006)
  • [10] Pnueli A., Rosner R., On the synthesis of a reactive module, POPL, pp. 179-190, (1989)