Low-Power Resonant Clocking Using Soft Error Robust Energy Recovery Flip-Flops

被引:0
作者
Riadul Islam
机构
[1] University of Michigan Dearborn,Electrical and Computer Engineering
来源
Journal of Electronic Testing | 2018年 / 34卷
关键词
Clock generator; Cosmic radiation; Energy recovery; Flip-flop; Single event upset; Sinusoidal clock;
D O I
暂无
中图分类号
学科分类号
摘要
An energy recovery or resonant clocking scheme is very attractive for saving the clock power in nanoscale ASICs and systems-on-chips, which have increased functionality and die sizes. The technology scaling followed Moore’s law, that lowers node capacitance and supply voltage, making nanoscale integrated circuits more vulnerable to radiation-induced single event upsets (SEUs) or soft errors. In this work, we propose soft-error robust flip-flops (FFs) capable of working with a sinusoidal resonant clock to save the overall chip power. The proposed conditional-pass Quatro (CPQ) FF and true single phase clock energy recovery (TSPCER) FF are based on a unique soft error robust latch, which we refer to as a Quatro latch. The proposed C2-DICE FF is based on a dual interlocked cell (DICE) latch. In addition to the storage cell, each FF consists of a unique input-stage and a two-transistor, two-input output buffer. In each FF with a sinusoidal clock, the transfer unit passes the data to the Quatro and DICE latches. The latches store the data values at two storage nodes and two redundant nodes, the latter enabling recovery from a particle-induced transient with or without multiple-node charge sharing. Post-layout simulations in 65nm CMOS technology show that the FF exhibits as much as 82% lower power-delay product compared to recently reported soft error robust FFs. We implemented 1024 proposed FFs distributed in an H-tree clock network driven by a resonant clock-generator that generates a 1–5 GHz sinusoidal clock signal. The simulation results show a power reduction of 93% on the clock tree and total power saving of up to 74% as compared to the same implementation using the conventional square-wave clocking scheme and FFs.
引用
收藏
页码:471 / 485
页数:14
相关论文
共 111 条
[1]  
Baumann R(2005)Soft errors in advanced computer systems IEEE Des Test Comput 22 258-266
[2]  
Baumann RC(2005)Radiation-induced soft errors in advanced semiconductor technologies IEEE Trans Device Mater Reliab 5 305-316
[3]  
Bezzam I(2015)An energy-recovering reconfigurable series resonant clocking scheme for wide frequency operation IEEE Trans Circuits Syst 62 1766-1775
[4]  
Mathiazhagan C(1996)Upset hardened memory design for submicron CMOS technology IEEE Trans Nucl Sci 43 2874-2878
[5]  
Raja T(2009)A resonant global clock distribution for the cell broadband engine processor IEEE J Solid State Circuits 44 64-72
[6]  
Krishnan S(2017)Effects of temperature and supply voltage on SEU- and SET-induced errors in bulk 40-nm sequential circuits IEEE Trans Nucl Sci 64 2122-2128
[7]  
Calin T(2010)Dual-edge triggered sense amplifier flip-flop for resonant clock distribution networks IET Comput Digit Tech 4 499-514
[8]  
Nicolaidis M(2014)Intermittent resonant clocking enabling power reduction at any clock frequency for near/sub-threshold logic circuits IEEE J Solid State Circuits 49 536-544
[9]  
Velazco R(2013)New d-flip-flop design in 65 nm CMOS for improved SEU and low power overhead at system level IEEE Trans Nucl Sci 60 4381-4386
[10]  
Chan SC(2009)A soft error tolerant 10T SRAM bit-cell with differential read capability IEEE Trans Nucl Sci 56 3768-3773