共 111 条
[1]
Baumann R(2005)Soft errors in advanced computer systems IEEE Des Test Comput 22 258-266
[2]
Baumann RC(2005)Radiation-induced soft errors in advanced semiconductor technologies IEEE Trans Device Mater Reliab 5 305-316
[3]
Bezzam I(2015)An energy-recovering reconfigurable series resonant clocking scheme for wide frequency operation IEEE Trans Circuits Syst 62 1766-1775
[4]
Mathiazhagan C(1996)Upset hardened memory design for submicron CMOS technology IEEE Trans Nucl Sci 43 2874-2878
[5]
Raja T(2009)A resonant global clock distribution for the cell broadband engine processor IEEE J Solid State Circuits 44 64-72
[6]
Krishnan S(2017)Effects of temperature and supply voltage on SEU- and SET-induced errors in bulk 40-nm sequential circuits IEEE Trans Nucl Sci 64 2122-2128
[7]
Calin T(2010)Dual-edge triggered sense amplifier flip-flop for resonant clock distribution networks IET Comput Digit Tech 4 499-514
[8]
Nicolaidis M(2014)Intermittent resonant clocking enabling power reduction at any clock frequency for near/sub-threshold logic circuits IEEE J Solid State Circuits 49 536-544
[9]
Velazco R(2013)New d-flip-flop design in 65 nm CMOS for improved SEU and low power overhead at system level IEEE Trans Nucl Sci 60 4381-4386
[10]
Chan SC(2009)A soft error tolerant 10T SRAM bit-cell with differential read capability IEEE Trans Nucl Sci 56 3768-3773