Subthreshold Current Modeling of Stacked Dielectric Triple Material Cylindrical Gate All Around (SD-TM-CGAA) Junctionless MOSFET for Low Power Applications

被引:0
作者
Prashant Kumar
Munish Vashisht
Neeraj Gupta
Rashmi Gupta
机构
[1] J.C. Bose University of Science & Technology,Department of Electronics & Communication Engineering
[2] YMCA,Department of Electronics & Communication Engineering
[3] Amity University Haryana,Department of Computer Science & Engineering
[4] Amity University Haryana,undefined
来源
Silicon | 2022年 / 14卷
关键词
Junctionless MOSFET; Gate material; High-k dielectrics; Subthreshold current; Gate dielectrics;
D O I
暂无
中图分类号
学科分类号
摘要
Stacked Dielectric Triple Material Cylindrical Gate All Around (SD-TM-CGAA) Junctionless MOSFET has been explored for low power applications. This paper presents an analytical model of subthreshold current of Stacked Dielectric Triple Material Cylindrical Gate All Around (SD-TM-CGAA) Junctionless MOSFET. The analytical results are compared with TMSG MOSFET and good agreement was obtained. The sub-threshold current of the device is very low and is considered for the implementation of CMOS inverter. A PMOS transistor is designed and the drive current of the PMOS transistor is tuned with the NMOS device to obtain the ideal matching in the drive current. A CMOS inverter has been designed. The transient and DC behavior of the device have been examined. The power dissipation of the CMOS inverter has been computed and compared with the CMOS DMG-SOI JLT inverter. The power dissipation is found to be 5 times less for the proposed device as compared to the CMOS DMG-SOI JLT inverter. This exhibits an excellent improvement in power dissipation which is useful for making low-power future generation devices.
引用
收藏
页码:6261 / 6269
页数:8
相关论文
共 81 条
  • [1] Goel A(2020)Novel dual-metalJunctionless nanotube field-effecttransistors for improved analog and low-noiseapplications J Electron Mater 50 108-119
  • [2] Rewari S(2015)Modeling and simulation of subthreshold behaviour of cylindrical surrounding double gate MOSFET for enhanced electrostatic integrity Superlattices Microstruct 88 354-364
  • [3] Verma S(2016)Performance analysis of undoped and Gaussian doped cylindrical surrounding-gateMOSFET with its small-signalmodeling Microelectron J 57 66-75
  • [4] Gupta RS(2007)An analytical drain current model for graded channel cylindrical/surroundinggate MOSFET Microelectron J 38 352-359
  • [5] Verma JHK(2010)Influence of channel and gate engineering on the analog and RF performance of DG MOSFETs IEEE TransElectron Devices 57 820-826
  • [6] Haldar S(2016)Electrostatic performance improvement of dual material cylindrical gate MOSFET using work-functionmodulation technique Superlattice Microstruct 97 212-220
  • [7] Gupta RS(2013)Performance analysis of fully depleted triple material surrounding gate SOI MOSFETs J Comput Electronics 12 449-455
  • [8] Gupta M(2006)Modeling and simulation of a nanoscale three-regiontri-material gate stack (TRIMGAS)MOSFET for improved carrier transport efficiency and reduced hot-electroneffects IEEE Trans Electron Devices 53 1623-1633
  • [9] Sood H(2010)A two–dimensionalanalytical model for threshold voltage of short-channeltriple-material double-gatemetal-oxide-semiconductorfiled-effecttransistors J Appl Phys 108 1-8
  • [10] Srivastava VM(2015)Triple Material Surrounding Gate (TMSG)Nanoscale Tunnel FET-analyticalmodeling and simulation J Semi Tech Sci 15 585-593