Energy-Efficient Exact and Approximate CNTFET-Based Ternary Full Adders

被引:0
|
作者
Aiman Malik
Md Shahbaz Hussain
Mohd. Hasan
机构
[1] Aligarh Muslim University,Department of Electronics Engineering, Z.H. College of Engineering and Technology
关键词
Approximate computing; CNTFET; MVL logic; Ternary full adder; Ternary circuit;
D O I
暂无
中图分类号
学科分类号
摘要
Ternary circuits are promising due to their lower interconnect complexity, storage requirement, and lesser pin count than binary circuits. The adder is one of the most important building blocks of a digital processor. This paper proposes carbon nanotube field effect transistor (CNTFET)-based ‘exact’ and ‘approximate’ ternary full adders (TFA). The CNTFET is attractive for realizing multi-valued logic (MVL)/ternary circuits because its threshold voltage can be changed by altering the diameter of its carbon nanotube (CNT). The exact ternary adders are realized using unary functions and multiplexers. The circuit size of only the ‘Sum’ block of a TFA is pruned in approximate ternary full adders by varying degrees for achieving superior performance in terms of transistor count, delay, and power consumption compared to the ‘exact’ TFAs. This performance gain in approximate TFAs is obtained at the cost of accuracy in some of the ‘Sum’ outputs. Circuits are simulated with HSPICE using a 32 nm CNTFET technology node at various supply voltages and temperatures. The proposed exact adders exhibit lower power consumption and transistor count, higher robustness, and lower power delay product (PDP) and energy delay product (EDP) than existing ternary adders. The improvement in PDP of the proposed exact TFAs varies from 20 to 96% compared to existing TFAs. The performance of the exact TFAs is then further improved by approximating its ‘Sum’ block in approximate TFAs. Image blending is used to demonstrate the effectiveness of approximate ternary adders in error-tolerant applications.
引用
收藏
页码:2982 / 3003
页数:21
相关论文
共 50 条
  • [21] CNTFET-Based Design of Ternary Arithmetic Modules
    Trapti Sharma
    Laxmi Kumre
    Circuits, Systems, and Signal Processing, 2019, 38 : 4640 - 4666
  • [22] CNTFET-based ternary address decoder design
    Mohammed, Rawan
    Fouda, Mohammed E.
    Alouani, Ihsen
    Said, Lobna A.
    Radwan, Ahmed G.
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2022, 50 (10) : 3682 - 3691
  • [23] Low-Power and Energy-Efficient Full Adders With Approximate Adiabatic Logic for Edge Computing
    Yang, Wu
    Thapliyal, Himanshu
    2020 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI 2020), 2020, : 312 - 315
  • [24] Energy Efficient Accurate and Approximate Modified Adders for Ternary Multipliers
    Krishna, L. Hemanth
    Kaushik, Nandit
    Bodapati, Srinivasu
    2024 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, ISCAS 2024, 2024,
  • [25] A Novel Energy-Efficient Ternary Successor and Predecessor Using CNTFET
    Maryam Sadat Mastoori
    Farhad Razaghian
    Circuits, Systems, and Signal Processing, 2016, 35 : 875 - 895
  • [26] A Novel Energy-Efficient Ternary Successor and Predecessor Using CNTFET
    Mastoori, Maryam Sadat
    Razaghian, Farhad
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2016, 35 (03) : 875 - 895
  • [27] Design of CNTFET-Based Ternary and Quaternary Magnitude Comparator
    Anisha Paul
    Buddhadev Pradhan
    Circuits, Systems, and Signal Processing, 2023, 42 : 5634 - 5662
  • [28] Design of CNTFET-Based Ternary and Quaternary Magnitude Comparator
    Paul, Anisha
    Pradhan, Buddhadev
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2023, 42 (09) : 5634 - 5662
  • [29] Approximate Full Adders for Energy Efficient Image Processing Applications
    Parameshwara, M. C.
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2021, 30 (13)
  • [30] A Novel CNTFET-Based Ternary Logic Gate Design
    Lin, Sheng
    Kim, Yong-Bin
    Lombardi, Fabrizio
    2009 52ND IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 2009, : 435 - 438