Design and Power Optimization of High-Speed Pipelined ADC with Programmable Gain Amplifier for Wireless Receiver Applications

被引:0
|
作者
D. S. Shylu
D. Jackuline Moni
G. Nivetha
机构
[1] Karunya University,Department of Electronics and Communication Engineering
[2] Kathir College of Engineering,Department of Electronics and Communication Engineering
来源
关键词
Pipelined analog-to-digital converter (ADC); Correlated double sampling (CDS); Low-power; Op-amp sharing MDAC; Common mode feedback (CMFB); Flash ADC; Programmable gain amplifier (PGA);
D O I
暂无
中图分类号
学科分类号
摘要
This paper proposes a 10-bit 100 MS/s 20 MHz low power pipelined analog-to-digital converter (ADC) with switched capacitor based programmable gain amplifier (PGA) suitable for wireless receiver applications. In the proposed ADC the double loading problem caused in the first stage of 10-bit pipelined ADC is avoided. In order to minimize the power consumption, split-capacitor sharing correlated double sampling and op-amp sharing technique has been used. Using the technique, low-gain operational amplifiers (op-amps) can be employed to implement a low-power pipelined ADC. Switched capacitor topology based PGA occupies an area of 0.0031 mm2. Switched capacitor topology based PGA with the integration of 10-bit pipelined ADC consumes 25.54 mW of power at 100 MS/s from a 1.8 V power supply.
引用
收藏
页码:657 / 678
页数:21
相关论文
共 50 条
  • [31] Bearingless Generator Design and Optimization for High-Speed Applications
    Ahmed, Imthiaz
    Severson, Eric L.
    2021 IEEE ENERGY CONVERSION CONGRESS AND EXPOSITION (ECCE), 2021, : 4562 - 4569
  • [32] Low-power and high-speed pipelined ADC using time-aligned CDS technique
    Kook, Youn-Jae
    Li, Jipeng
    Lee, Bumha
    Moon, Un-Ku
    PROCEEDINGS OF THE IEEE 2007 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2007, : 321 - +
  • [33] A novel pipelined multiplier for high-speed DSP applications
    Khatibzadeh, A
    Raahemifar, A
    ISSCS 2005: International Symposium on Signals, Circuits and Systems, Vols 1 and 2, Proceedings, 2005, : 107 - 110
  • [34] Power optimization in low-voltage high-speed high-resolution pipelined ADCs
    Sarbishaei, Hassan
    Tabasy, Ehsan Zhian
    Toosi, Tahereh Kahookar
    Lotfi, Reza
    IEEE MWSCAS'06: PROCEEDINGS OF THE 2006 49TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL II, 2006, : 153 - +
  • [35] Optimal Imaging Receiver Design for High-Speed Mobile Optical Wireless Communications
    Soltani, Mohammad Dehghani
    Kazemi, Hossein
    Sarbazi, Elham
    Haas, Harald
    Safari, Majid
    2022 IEEE INTERNATIONAL CONFERENCE ON COMMUNICATIONS WORKSHOPS (ICC WORKSHOPS), 2022, : 439 - 444
  • [36] Receiver angle diversity design for high-speed diffuse indoor wireless communications
    Khoo, SH
    Zhang, WW
    Faulkner, GE
    O'Brien, DC
    Edwards, DJ
    OPTICAL WIRELESS COMMUNICATIONS IV, 2001, 4530 : 116 - 124
  • [37] Design of a cmos operational amplifier with wide bandwidth and high gain to high speed applications
    Simancas Garcia, Jose
    INGE CUC, 2013, 9 (01) : 163 - 182
  • [38] A High Gain Decibel-linear Programmable Gain Amplifier of Synthetic Aperture Radar Receiver
    Tang, Kai
    Chen, Bo
    Lou, Liheng
    Liu, Supeng
    Wang, Yong
    Zhang, Ying
    Zheng, Yuanjin
    2016 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2016, : 309 - 312
  • [39] Systematic design for optimization of high-speed self-calibrated pipelined A/D converters
    Goes, J
    Vital, JC
    Franca, JE
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 1998, 45 (12) : 1513 - 1526
  • [40] Pipelining method for low-power and high-speed SAR ADC design
    Ziba Fazel
    Saeed Saeedi
    Mojtaba Atarodi
    Analog Integrated Circuits and Signal Processing, 2016, 87 : 353 - 368