Design and Power Optimization of High-Speed Pipelined ADC with Programmable Gain Amplifier for Wireless Receiver Applications

被引:0
|
作者
D. S. Shylu
D. Jackuline Moni
G. Nivetha
机构
[1] Karunya University,Department of Electronics and Communication Engineering
[2] Kathir College of Engineering,Department of Electronics and Communication Engineering
来源
关键词
Pipelined analog-to-digital converter (ADC); Correlated double sampling (CDS); Low-power; Op-amp sharing MDAC; Common mode feedback (CMFB); Flash ADC; Programmable gain amplifier (PGA);
D O I
暂无
中图分类号
学科分类号
摘要
This paper proposes a 10-bit 100 MS/s 20 MHz low power pipelined analog-to-digital converter (ADC) with switched capacitor based programmable gain amplifier (PGA) suitable for wireless receiver applications. In the proposed ADC the double loading problem caused in the first stage of 10-bit pipelined ADC is avoided. In order to minimize the power consumption, split-capacitor sharing correlated double sampling and op-amp sharing technique has been used. Using the technique, low-gain operational amplifiers (op-amps) can be employed to implement a low-power pipelined ADC. Switched capacitor topology based PGA occupies an area of 0.0031 mm2. Switched capacitor topology based PGA with the integration of 10-bit pipelined ADC consumes 25.54 mW of power at 100 MS/s from a 1.8 V power supply.
引用
收藏
页码:657 / 678
页数:21
相关论文
共 50 条
  • [21] A Low Power High Gain Low Noise Amplifier for Wireless Applications
    Verma, P. K.
    Jain, Priyanka
    2015 COMMUNICATION, CONTROL AND INTELLIGENT SYSTEMS (CCIS), 2015, : 363 - 367
  • [22] High-speed, simplified design of an image receiver for wireless capsule endoscopy
    Basar, M.R.
    Malek, Fareq
    Juni, Khairudi M.
    Idris, Mohd S.
    Saleh, Mohd I.M.
    Progress In Electromagnetics Research B, 2013, (53): : 223 - 239
  • [23] The Design of a Low-Power Pipelined ADC for IoT Applications
    Zhang, Junkai
    Sun, Tao
    Huang, Zunkai
    Tao, Wei
    Wang, Ning
    Tian, Li
    Zhu, Yongxin
    Wang, Hui
    SENSORS, 2025, 25 (05)
  • [24] A High-speed Pipelined ADC Based on Open-loop Amplification
    Huang, Yujia
    Meng, Qiao
    Li, Fei
    2018 PROGRESS IN ELECTROMAGNETICS RESEARCH SYMPOSIUM (PIERS-TOYAMA), 2018, : 82 - 85
  • [25] A improved frontend for high-speed SHA-less Pipelined ADC
    Xu, Lili
    Zhao, Chenchen
    Li, Fule
    Zhang, Chun
    Wang, Zhihua
    2014 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2014,
  • [26] Design of High-Speed and Low-Power Comparator in Flash ADC
    Zhang, Shaozhen
    Li, Zheying
    Ling, Bo
    2012 INTERNATIONAL WORKSHOP ON INFORMATION AND ELECTRONICS ENGINEERING, 2012, 29 : 687 - 692
  • [27] DESIGN OF LOW POWER HIGH-SPEED SAR ADC-A REVIEW
    Devitha, P. S.
    George, Anuja
    PROCEEDINGS OF THE 2019 3RD INTERNATIONAL CONFERENCE ON COMPUTING METHODOLOGIES AND COMMUNICATION (ICCMC 2019), 2019, : 864 - 868
  • [28] A new modeling and optimization of gain-boosted cascode amplifier for high-speed and low-voltage applications
    Ahmadi, MM
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2006, 53 (03) : 169 - 173
  • [29] DESIGN OF A HIGH EFFICIENCY POWER AMPLIFIER FOR WIRELESS AND RADAR APPLICATIONS
    Mahouti, Peyman
    Belen, Mehmet Ali
    Partal, Hakan Pasa
    Demirel, Salih
    Gunes, Filiz
    SIGMA JOURNAL OF ENGINEERING AND NATURAL SCIENCES-SIGMA MUHENDISLIK VE FEN BILIMLERI DERGISI, 2015, 33 (01): : 94 - 101
  • [30] Enhanced Low Power FinFET-Based Flash ADC Design for High-Speed Electronics Applications
    Senthilkumar, V. M.
    Nirmala, R.
    Kumar, R. Satish
    Kumar, K. Vinoth
    TEHNICKI VJESNIK-TECHNICAL GAZETTE, 2025, 32 (02): : 466 - 473