Electrical and Mechanical Properties of Through-Silicon Vias and Bonding Layers in Stacked Wafers for 3D Integrated Circuits

被引:0
|
作者
Sung-Hwan Hwang
Byoung-Joon Kim
Ho-Young Lee
Young-Chang Joo
机构
[1] Seoul National University,Department of Materials Science & Engineering
来源
关键词
Through-silicon via; 3D integrated circuits; thermal stress; keep-away zone; finite-element analysis;
D O I
暂无
中图分类号
学科分类号
摘要
Thermal stress issues in a three-dimensional (3D) stacked wafer system were examined using finite-element analysis of the stacked wafers. This paper elucidates the effects of the bonding dimensions on mechanical failure and the keep-away zone, where devices cannot be located because of the stress in the Si. The key factors in decreasing the thermal strain were the bonding diameter and thickness. When the bonding diameter decreased from 40 μm to 12 μm, the equivalent strain decreased by 83%. It is noteworthy that the keep-away zone also decreased from 17 μm to zero when the bonding diameter decreased from 40 μm to 12 μm. When the bonding thickness doubled, the equivalent strain decreased by 44%. The effects of the dimensions and arrangement of through-silicon vias (TSV) were also analyzed. Small TSV diameter and pitch are important to decrease the equivalent strain, especially when the amount of Cu per unit volume is fixed. When the TSV diameter and pitch decreased fourfold, the equivalent strain decreased by 70%. The effects of TSV height and the number of die stacks were not significant, because the underfill acted as a buffer against thermal strain.
引用
收藏
页码:232 / 240
页数:8
相关论文
共 50 条
  • [41] Thermal management of through-silicon vias and back-end-of-line layers in 3D ICs: A comprehensive review
    Zhang, Hongbang
    Tian, Miao
    Gu, Xiaokun
    MICROELECTRONIC ENGINEERING, 2025, 298
  • [42] Electrical modeling of carbon nanotube-based shielded through-silicon vias for three-dimensional integrated circuits
    Hu, Qing-Hao
    Zhao, Wen-Sheng
    Fu, Kai
    Wang, Da-Wei
    Wang, Gaofeng
    INTERNATIONAL JOURNAL OF NUMERICAL MODELLING-ELECTRONIC NETWORKS DEVICES AND FIELDS, 2021, 34 (03)
  • [43] Simulation research of high-efficiency unidirectional vertical coupling grating couplers for optical through-silicon vias in 3D optoelectronic integrated circuits
    Zhang, Junqin
    Zhang, Ci
    Liang, Guoxian
    Yang, Yintang
    OPTICS COMMUNICATIONS, 2021, 479
  • [44] Capacitance Expressions and Electrical Characterization of Tapered Through-Silicon Vias for 3-D ICs
    Su, Jinrong
    Wang, Fang
    Zhang, Wenmei
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2015, 5 (10): : 1488 - 1496
  • [45] Combined Symbol Error Correction and Spare Through-Silicon Vias for 3D Memories
    Garcia-Herrero, Francisco
    Sanchez-Macian, Alfonso
    Maestro, Juan Antonio
    IEEE TRANSACTIONS ON EMERGING TOPICS IN COMPUTING, 2021, 9 (04) : 2139 - 2145
  • [46] System-in-package integration of passives using 3D through-silicon vias
    Roozeboom, F.
    Dekkers, W.
    Lamy, Y.
    Klootwijk, J. H.
    van Grunsven, E.
    Kim, H. -D.
    SOLID STATE TECHNOLOGY, 2008, 51 (05) : 38 - +
  • [47] Cu Plating of Through-Si Vias for 3D-Stacked Integrated Circuits
    Radisic, Aleksandar
    Luhn, Ole
    Swinnen, Bart
    Bender, Hugo
    Drijbooms, Chris
    Doumen, Geert
    Kellens, Kristof
    Ruythooren, Wouter
    Vereecken, Philippe M.
    MATERIALS AND TECHNOLOGIES FOR 3-D INTEGRATION, 2009, 1112 : 159 - 164
  • [48] Reliability testing of through-silicon vias for high-current 3D applications
    Wright, Steven L.
    Andry, Paul S.
    Sprogis, Edmund
    Dang, Bing
    Polastre, Robert J.
    58TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, PROCEEDINGS, 2008, : 879 - +
  • [49] Electrical Modeling and Characterization of Silicon-Core Coaxial Through-Silicon Vias in 3-D Integration
    Qian, Libo
    Xia, Yinshui
    He, Xitao
    Qian, Kefang
    Wang, Jian
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2018, 8 (08): : 1336 - 1343
  • [50] Copper Anisotropy Effects in Three-Dimensional Integrated Circuits Using Through-Silicon Vias
    Karmarkar, Aditya P.
    Xu, Xiaopeng
    Yeap, Kong-Boon
    Zschech, Ehrenfried
    IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2012, 12 (02) : 225 - 232