Design Guidelines for the Noise Optimization of a 0.18 μm CMOS Low-Noise Amplifier

被引:0
|
作者
Ahmed A. Youssef
机构
[1] University of Calgary,Department of Electrical and Computer Engineering
[2] TRLab,Wireless Research Center
关键词
Low-noise amplifier; noise figure; RF MOSFET design; noise optimization;
D O I
暂无
中图分类号
学科分类号
摘要
This paper presents the design considerations for the noise optimization of fully integrated tuned low-noise amplifiers (LNA) based on the four noise parameters and two-port noise theory. Specifically, this paper provides the design guidelines for a 0.18 μm CMOS tuned LNA. These guidelines give a useful indication to the design tradeoffs associated with noise figure, power dissipation and gate overdrive voltage for the LNA designed using this technology. As a case study, a 10 GHz LNA has been designed using 0.18 μm CMOS technology for a wireless LAN application. The amplifier has a 2.4 dB noise figure with a −13 dBm third-order input intercept point, while drawing 5 mW from a 1.8 V power supply. The results show that the proposed theoretical contours of constant noise figure which relate the gate overdrive voltage and power dissipation can accurately predict the noise performance of a 0.18 μm CMOS LNA design
引用
收藏
页码:193 / 201
页数:8
相关论文
共 50 条
  • [21] A 0.18 μm CMOS ultra-wideband low-noise amplifier with high IIP3
    Peltonen, Teemu
    Shen, Meigen
    Koivisto, Tero
    Duo, Xinzhong
    Tjukanoff, Esa
    Zheng, Li-Rong
    Tenhunen, Hannu
    Proceedings of the Seventh IEEE CPMT Conference on High Density Microsystem Design, Packaging and Failure Analysis (HDP'05), 2005, : 452 - 454
  • [22] 23-GHz low-noise amplifier using parallel feedback in 0.18-μm CMOS
    Frank, BM
    Hossain, MM
    Antar, YMM
    MICROWAVE AND OPTICAL TECHNOLOGY LETTERS, 2005, 45 (04) : 309 - 312
  • [23] CMOS low-noise amplifier analysis and optimization for wideband applications
    Kaukovuori, Jouni
    Ryynanen, Jussi
    Halonen, Kari A. I.
    PRIME 2006: 2ND CONFERENCE ON PH.D. RESEARCH IN MICROELECTRONIC AND ELECTRONICS, PROCEEDINGS, 2006, : 445 - +
  • [24] CMOS RF low-noise amplifier design for wireless communication
    Li, Q
    Yuan, JS
    PROCEEDINGS OF THE 43RD IEEE MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I-III, 2000, : 1306 - 1309
  • [25] CMOS RF Low-Noise Amplifier Design for Variability and Reliability
    Liu, Yidong
    Yuan, Jiann-Shiun
    IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2011, 11 (03) : 450 - 457
  • [26] CMOS LOW-NOISE AMPLIFIER FOR MICROSTRIP READOUT - DESIGN AND RESULTS
    NYGARD, E
    ASPELL, P
    JARRON, P
    WEILHAMMER, P
    YOSHIOKA, K
    NUCLEAR INSTRUMENTS & METHODS IN PHYSICS RESEARCH SECTION A-ACCELERATORS SPECTROMETERS DETECTORS AND ASSOCIATED EQUIPMENT, 1991, 301 (03): : 506 - 516
  • [27] Compact ESD Protection Design for CMOS Low-Noise Amplifier
    Lin, Chun-Yu -
    Huang, Guo-Lun
    Lin, Meng-Ting
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2020, 67 (01) : 33 - 39
  • [28] Design and implementation of a 1–5 GHz UWB low noise amplifier in 0.18 μm CMOS
    Ming Shen
    Tian Tong
    Jan H. Mikkelsen
    Ole K. Jensen
    Torben Larsen
    Analog Integrated Circuits and Signal Processing, 2011, 67 : 41 - 48
  • [29] Design of 2.4 GHz Differential Low Noise Amplifier Using 0.18 μm CMOS Technology
    Ratan, Smrity
    Mondal, Debalina
    Anima, R.
    Kumar, Chandan
    Kumar, Amit
    Kariit, Rajib
    2016 IEEE INTERNATIONAL CONFERENCE ON COMPUTING, COMMUNICATION AND AUTOMATION (ICCCA), 2016, : 1435 - 1439
  • [30] CMOS low noise amplifier design optimization technique
    Nguyen, TK
    Oh, NJ
    Choi, HC
    Ihm, KJ
    Lee, SG
    2004 47TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL I, CONFERENCE PROCEEDINGS, 2004, : 185 - 188