Interleaving on Parallel DSP Architectures

被引:0
作者
Thomas Richter
Gerhard P. Fettweis
机构
[1] Dresden University of Technology,Chair for Mobile Communications Systems
来源
Journal of VLSI signal processing systems for signal, image and video technology | 2005年 / 39卷
关键词
interleaver; DSP; digital signal processor; parallel architectures; algorithm mapping;
D O I
暂无
中图分类号
学科分类号
摘要
Today's communications systems especially in the field of wireless communications rely on many different algorithms to provide applications with constantly increasing data rates and higher quality. This development combined with the wireless channel characteristics as well as the invention of turbo codes has particularly increased the importance of interleaver algorithms. In this paper, we demonstrate the feasibility to exploit the hardware parallelism in order to accelerate the interleaving procedure. Based on a heuristic algorithm, the possible speedup for different interleavers as a function of the degree of parallelism of the hardware is presented. The parallelization is generic in the sense that the assumed underlying hardware is based on a parallel datapath DSP architecture and therefore provides the flexibility of software solutions.
引用
收藏
页码:161 / 173
页数:12
相关论文
共 30 条
[1]  
Berrou C.(1993)Near Shannon Limit Error-Correcting Coding and Decoding: Turbo-Codes (1) IEEE International Conference on Communications (ICC 2 1064-1070
[2]  
Glavieux A.(1999)A Novel, High-Speed, Reconfigurable Demapper-Symbol Deinterleaver Architecture for DVB-T IEEE International Symposium on Circuits and Systems (ISCAS 4 382-385
[3]  
Thitimajshima P.(1999)VLSI Architectures for Turbo Codes IEEE Transactions on Very Large Scale Integration (VLSI) Systems 7 369-379
[4]  
Horvath L.(1970)Realization of Optimum Interleavers IEEE Transactions on Information Theory IT-16 338-345
[5]  
Dhaou I.B.(1971)Burst-Correcting Codes for the Classic Bursty Channel IEEE Transactions on Communications Technology COM-19 772-781
[6]  
Tenhumen H.(2001)Interleaver Properties and Their Applications to the Trellis Complexity Analysis of Turbo Codes IEEE Transactions on Communications 49 793-807
[7]  
Isoaho J.(1999)A New Scalable DSP Architecture for System on Chip (soc) Domains IEEE International Conference on Acoustics, Speech and Signal Processing (ICASSP 4 1945-1948
[8]  
Masera G.(2002)A Unified Turbo/Viterbi Channel Decoder for 3GPP Mobile Wireless in 0.18 µ m CMOS IEEE Journal of Solid-State Circuits 37 1555-1563
[9]  
Piccinini G.(undefined)undefined undefined undefined undefined-undefined
[10]  
Roch M.R.(undefined)undefined undefined undefined undefined-undefined