Au–Sn flip-chip solder bump for microelectronic and optoelectronic applications

被引:5
|
作者
Jeong-Won Yoon
Hyun-Suk Chun
Ja-Myeong Koo
Seung-Boo Jung
机构
[1] Sungkyunkwan University,School of Advanced Materials Science and Engineering
来源
Microsystem Technologies | 2007年 / 13卷
关键词
Solder Joint; Solder Alloy; Ni3Sn2; Solder Bump; Solder Matrix;
D O I
暂无
中图分类号
学科分类号
摘要
As an alternative to the time-consuming solder pre-forms and pastes currently used, a co-electroplating method of eutectic Au–Sn alloy was used in this study. Using a co-electroplating process, it was possible to plate the Au–Sn solder directly onto a wafer at or near the eutectic composition from a single solution. Two distinct phases, Au5Sn (ζ-phase) and AuSn (δ-phase), were deposited at a composition of 30 at.%Sn. The Au–Sn flip-chip joints were formed at 300 and 400°C without using any flux. In the case where the samples were reflowed at 300°C, only an (Au,Ni)3Sn2 IMC layer formed at the interface between the Au–Sn solder and Ni UBM. On the other hand, two IMC layers, (Au,Ni)3Sn2 and (Au,Ni)3Sn, were found at the interfaces of the samples reflowed at 400°C. As the reflow time increased, the thickness of the (Au,Ni)3Sn2 and (Au,Ni)3Sn IMC layers formed at the interface increased and the eutectic lamellae in the bulk solder coarsened.
引用
收藏
页码:1463 / 1469
页数:6
相关论文
共 50 条
  • [21] Effect of polyimide baking on bump resistance in flip-chip solder joints
    Cheng, Hsi-Kuei
    Feng, Shien-Ping
    Lai, Yi-Jen
    Liu, Kuo-Chio
    Wang, Ying-Lang
    Liu, Tzeng-Feng
    Chen, Chih-Ming
    MICROELECTRONICS RELIABILITY, 2014, 54 (03) : 629 - 632
  • [22] Reliability evaluation of Au-20Sn flip chip solder bump fabricated by sequential electroplating method with Sn and Au
    Yoon, Jeong-Won
    Chun, Hyun-Suk
    Jung, Seung-Boo
    MATERIALS SCIENCE AND ENGINEERING A-STRUCTURAL MATERIALS PROPERTIES MICROSTRUCTURE AND PROCESSING, 2008, 473 (1-2): : 119 - 125
  • [23] Effect of multiple flip-chip assembly on the mechanical reliability of eutectic Au–Sn solder joint
    Kunmo Chu
    Sunghoon Park
    Changseung Lee
    Yoonchul Sohn
    Journal of Materials Science: Materials in Electronics, 2016, 27 : 9941 - 9946
  • [24] Electroplated Sn-Au structures for fabricating fluxless flip-chip Sn-rich solder joints
    Kim, J
    Kim, D
    Wang, GL
    Park, J
    Lee, CC
    54TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, VOLS 1 AND 2, PROCEEDINGS, 2004, : 1642 - 1646
  • [25] Mechanism of interfacial reaction for the Sn-Pb solder bump with Ni/Cu under-bump metallization in flip-chip technology
    Guh-Yaw Jang
    Chien-Sheng Huang
    Li-Yin Hsiao
    Jenq-Gong Duh
    Hideyuki Takahashi
    Journal of Electronic Materials, 2004, 33 : 1118 - 1129
  • [26] A study on the solder joint reliability of the optoelectronic packaging with flip-chip bonding
    Moon, JT
    Lee, SH
    Joo, GC
    Song, MK
    Kim, HM
    Pyun, KE
    Park, HM
    DESIGN & RELIABILITY OF SOLDERS AND SOLDER INTERCONNECTIONS, 1997, : 385 - 391
  • [27] Al surface morphology effect on flip-chip solder bump shear strength
    Yau, EWC
    Gong, JF
    Chan, P
    MICROELECTRONICS RELIABILITY, 2004, 44 (02) : 323 - 331
  • [28] Mechanism of interfacial reaction for the Sn-Pb solder bump with Ni/Cu under-bump metallization in flip-chip technology
    Jang, GY
    Huang, CS
    Hsiao, LY
    Duh, JG
    Takahashi, H
    JOURNAL OF ELECTRONIC MATERIALS, 2004, 33 (10) : 1118 - 1129
  • [29] New Cu(TiIrNx) Alloy Films for Solder Bump Flip-Chip Application
    Lin, Chon-Hsin
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2013, 52 (11)
  • [30] A study in flip-chip UBM/bump reliability with effects of SnPb solder composition
    Wu, JD
    Zheng, PJ
    Lee, CW
    Hung, SC
    Lee, JJ
    41ST ANNUAL PROCEEDINGS: INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM, 2003, : 132 - 139