Au–Sn flip-chip solder bump for microelectronic and optoelectronic applications

被引:5
|
作者
Jeong-Won Yoon
Hyun-Suk Chun
Ja-Myeong Koo
Seung-Boo Jung
机构
[1] Sungkyunkwan University,School of Advanced Materials Science and Engineering
来源
Microsystem Technologies | 2007年 / 13卷
关键词
Solder Joint; Solder Alloy; Ni3Sn2; Solder Bump; Solder Matrix;
D O I
暂无
中图分类号
学科分类号
摘要
As an alternative to the time-consuming solder pre-forms and pastes currently used, a co-electroplating method of eutectic Au–Sn alloy was used in this study. Using a co-electroplating process, it was possible to plate the Au–Sn solder directly onto a wafer at or near the eutectic composition from a single solution. Two distinct phases, Au5Sn (ζ-phase) and AuSn (δ-phase), were deposited at a composition of 30 at.%Sn. The Au–Sn flip-chip joints were formed at 300 and 400°C without using any flux. In the case where the samples were reflowed at 300°C, only an (Au,Ni)3Sn2 IMC layer formed at the interface between the Au–Sn solder and Ni UBM. On the other hand, two IMC layers, (Au,Ni)3Sn2 and (Au,Ni)3Sn, were found at the interfaces of the samples reflowed at 400°C. As the reflow time increased, the thickness of the (Au,Ni)3Sn2 and (Au,Ni)3Sn IMC layers formed at the interface increased and the eutectic lamellae in the bulk solder coarsened.
引用
收藏
页码:1463 / 1469
页数:6
相关论文
共 50 条
  • [1] Au-Sn flip-chip solder bump for microelectronic and optoelectronic applications
    Yoon, Jeong-Won
    Chun, Hyun-Suk
    Koo, Ja-Myeong
    Jung, Seung-Boo
    MICROSYSTEM TECHNOLOGIES-MICRO-AND NANOSYSTEMS-INFORMATION STORAGE AND PROCESSING SYSTEMS, 2007, 13 (11-12): : 1463 - 1469
  • [2] Au-Sn flip-chip solder bump for microelectronic and optoelectronic applications
    Yoon, Jeong-Won
    Chun, Hyun-Suk
    Koo, Ja-Myeong
    Jung, Seung-Boo
    DTIP 2006: SYMPOSIUM ON DESIGN,TEST, INTEGRATION AND PACKAGING OF MEMS/MOEMS 2006, 2006, : 148 - +
  • [3] Reliability analysis of Au-Sn flip-chip solder bump fabricated by co-electroplating
    Yoon J.-W.
    Chun H.-S.
    Jung S.-B.
    Journal of Materials Research, 2007, 22 (5) : 1219 - 1229
  • [4] Reliability analysis of Au-Sn flip-chip solder bump fabricated by co-electroplating
    Yoon, Jeong-Won
    Chun, Hyun-Suk
    Jung, Seung-Boo
    JOURNAL OF MATERIALS RESEARCH, 2007, 22 (05) : 1219 - 1229
  • [5] The shear strength of the flip-chip solder bump
    Ma, Chunwei
    Zhang, Enxia
    Xu, Peiquan
    He, Jianping
    EVALUATION, INSPECTION AND MONITORING OF STRUCTURAL INTEGRITY, 2008, : 443 - 446
  • [6] Sn-Ag solder bump formation for flip-chip bonding by electroplating
    Arai, S
    Akatsuka, H
    Kaneko, N
    JOURNAL OF THE ELECTROCHEMICAL SOCIETY, 2003, 150 (10) : C730 - C734
  • [7] FLIP-CHIP BONDING USING SUPERCONDUCTING SOLDER BUMP
    OGASHIWA, T
    NAKAGAWA, H
    AKIMOTO, H
    SHIGYO, H
    TAKADA, S
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS SHORT NOTES & REVIEW PAPERS, 1995, 34 (8A): : 4043 - 4046
  • [8] Flip-chip bonding using superconducting solder bump
    Ogashiwa, Toshinori
    Nakagawa, Hiroshi
    Akimoto, Hideyuki A.
    Shigyo, Hiroyuki
    Takada, Susumu
    Japanese Journal of Applied Physics, Part 1: Regular Papers & Short Notes & Review Papers, 1995, 34 (8 A): : 4043 - 4046
  • [9] Lead-free solder bump technologies for flip-chip packaging applications
    Karim, ZS
    Martin, J
    2001 INTERNATIONAL SYMPOSIUM ON MICROELECTRONICS, PROCEEDINGS, 2001, 4587 : 581 - 587
  • [10] Gold stud bump in flip-chip applications
    Jordan, J
    TWENTY SEVENTH ANNUAL IEEE/CPMT/SEMI INTERNATIONAL ELECTRONICS MANUFACTURING TECHNOLOGY SYMPOSIUM, 2002, : 110 - 114