Interfacing cores with on-chip packet-switched networks

被引:20
作者
Bhojwani, P [1 ]
Mahapatra, R [1 ]
机构
[1] Texas A&M Univ, Dept Comp Sci, College Stn, TX 77843 USA
来源
16TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS | 2003年
关键词
D O I
10.1109/ICVD.2003.1183166
中图分类号
TP31 [计算机软件];
学科分类号
081202 ; 0835 ;
摘要
With the emergence of the packet-switched networks as a possible system-on-chip (SoC) communication paradigm, the design of network-on-chips (NoC) has provided a challenge to the designers. Meeting latency requirements of communication among various cores is one of the crucial objectives for system designers. The core interface to the networking logic and the communication network are the key contributors to latency. With the goal of reducing this latency we examine the packetization strategies in the NoC communication. In this paper, three schemes of implementations are analyzed, and the costs in terms Of latency, and area are projected through actual synthesis.
引用
收藏
页码:382 / 387
页数:6
相关论文
共 8 条
[1]  
[Anonymous], P IEEE COMP SOC ANN
[2]   Powering networks on chips - Energy-efficient and reliable interconnect design for SoCs [J].
Benini, L ;
De Micheli, G .
ISSS'01: 14TH INTERNATIONAL SYMPOSIUM ON SYSTEM SYNTHESIS, 2001, :33-38
[3]   Networks on chips: A new SoC paradigm [J].
Benini, L ;
De Micheli, G .
COMPUTER, 2002, 35 (01) :70-+
[4]  
Dally WJ, 2001, DES AUT CON, P684, DOI 10.1109/DAC.2001.935594
[5]  
Guerrier P., 2000, Proceedings Design, Automation and Test in Europe Conference and Exhibition 2000 (Cat. No. PR00537), P250, DOI 10.1109/DATE.2000.840047
[6]  
Sgroi M, 2001, DES AUT CON, P667, DOI 10.1109/DAC.2001.935591
[7]  
SWAMINATHAN N, 2002, THESIS TEXAS A M U
[8]  
*VSI ALL, 2001, VIRT COMP INT STAND