Transparent dual-gate InGaZnO thin film transistors: OR gate operation

被引:16
作者
Lim, Wantae [1 ]
Douglas, E. A. [1 ]
Lee, Jaewon [1 ]
Jang, Junghun [1 ]
Craciun, V. [1 ]
Norton, D. P. [1 ]
Pearton, S. J. [1 ]
Ren, F. [2 ]
Son, S. Y. [3 ]
Yuh, J. H. [3 ]
Shen, H. [4 ]
Chang, W. [4 ]
机构
[1] Univ Florida, Dept Mat Sci & Engn, Gainesville, FL 32611 USA
[2] Univ Florida, Dept Chem Engn, Gainesville, FL 32611 USA
[3] Appl Mat Inc, Santa Clara, CA 95054 USA
[4] Army Res Lab, Sensors & Elect Devices Directorate, Adelphi, MD 20783 USA
来源
JOURNAL OF VACUUM SCIENCE & TECHNOLOGY B | 2009年 / 27卷 / 05期
关键词
TEMPERATURE; PERFORMANCE; TFTS;
D O I
10.1116/1.3196787
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Transparent dual-gate (DG) InGaZnO4 thin film transistors for OR logic operation were fabricated on a glass substrate. A 100-nm-thick SiO2 layer used as both top and bottom gate dielectrics was deposited by plasma enhance chemical vapor deposition at 200 degrees C. Compared to bottom gate, top gate thin film transistors (TFTs) exhibited better device performance with higher saturation mobility, drain current on-to-off ratio, lower threshold voltage, and subthreshold gate-voltage swing. This improved performance was mainly attributed to low process-induced damage or low parasitic capacitance between gate and source/drain and low parasitic resistance between channel and source/drain in top-contact TFT configuration (coplanar type). DG-mode TFTs showed saturation mobility of similar to 16.9 cm(2) V-1 s(-1), drain current on-to-off ratio of similar to 1 X 10(6), subthreshold gate-voltage swing of similar to 0.33 V decade(-1), and threshold voltage of similar to 1.25 V. The results demonstrate that DG InGaZnO4 TFTs are effective in improving the device performance because the channel layer is modulated independently by a top or, bottom gate signal and are well suited for OR gate operation. (C) 2009 American Vacuum Society. [DOI:10.1116/1.3196787]
引用
收藏
页码:2128 / 2131
页数:4
相关论文
共 50 条
[21]   Hydrogen Diffusion and Threshold Voltage Shifts in Top-Gate Amorphous InGaZnO Thin-Film Transistors [J].
Chen, Hong-Chih ;
Chen, Jian-Jie ;
Zhou, Kuan-Ju ;
Chen, Guan-Fu ;
Kuo, Chuan-Wei ;
Shih, Yu-Shan ;
Su, Wan-Ching ;
Yang, Chih-Cheng ;
Huang, Hui-Chun ;
Shih, Chih-Cheng ;
Lai, Wei-Chih ;
Chang, Ting-Chang .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2020, 67 (08) :3123-3128
[22]   Floating gate effect in amorphous InGaZnO thin-film transistor [J].
Qin Ting ;
Huang Sheng-Xiang ;
Liao Cong-Wei ;
Yu Tian-Bao ;
Luo Heng ;
Liu Sheng ;
Deng Lian-Wen .
ACTA PHYSICA SINICA, 2018, 67 (04)
[23]   Semi-Transparent a-IGZO Thin-Film Transistors with Polymeric Gate Dielectric [J].
Hyung, Gun Woo ;
Wang, Jian-Xun ;
Li, Zhao-Hui ;
Koo, Ja-Ryong ;
Kwon, Sang Jik ;
Cho, Eou-Sik ;
Kim, Young Kwan .
JOURNAL OF NANOSCIENCE AND NANOTECHNOLOGY, 2013, 13 (06) :4052-4055
[24]   Low-Voltage a-InGaZnO Thin-Film Transistors With Anodized Thin HfO2 Gate Dielectric [J].
Shao, Yang ;
Xiao, Xiang ;
He, Xin ;
Deng, Wei ;
Zhang, Shengdong .
IEEE ELECTRON DEVICE LETTERS, 2015, 36 (06) :573-575
[25]   Effects of gate roughness on low voltage InGaZnO thin-film transistors with ultra-thin anodized AlxOy dielectrics [J].
Lin, Xiaoyu ;
Jin, Jidong ;
Kim, Jaekyun ;
Xin, Qian ;
Zhang, Jiawei ;
Song, Aimin .
SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2023, 38 (03)
[26]   Dual-Gate and Gate-All-Around Polycrystalline Silicon Nanowires Field Effect Transistors: Simulation and Characterization [J].
Salaun, A-C. ;
Le Borgne, B. ;
Pichon, L. .
THIN FILM TRANSISTOR TECHNOLOGIES 14 (TFTT 14), 2018, 86 (11) :79-88
[27]   Influence of Channel Surface with Ozone Annealing and UV Treatment on the Electrical Characteristics of Top-Gate InGaZnO Thin-Film Transistors [J].
Oh, Changyong ;
Kim, Taehyeon ;
Ju, Myeong Woo ;
Kim, Min Young ;
Park, So Hee ;
Lee, Geon Hyeong ;
Kim, Hyunwuk ;
Kim, Sehoon ;
Kim, Bo Sung .
MATERIALS, 2023, 16 (18)
[28]   Device instability of amorphous InGaZnO thin film transistors with transparent source and drain [J].
Kim, Sang Min ;
Ahn, Min-Ju ;
Cho, Won-Ju ;
Park, Jong Tae .
MICROELECTRONICS RELIABILITY, 2016, 64 :575-579
[29]   Exploring Performance and Reliability Behavior of Nanosheet Channel Thin-Film Transistors under Independent Dual Gate Bias Operation [J].
Ma, William Cheng-Yu ;
Su, Chun-Jung ;
Kao, Kuo-Hsing ;
Chen, Yan-Qing ;
Guo, Jing-Qiang ;
Wu, Cheng-Jun ;
Wu, Po-Ying ;
Hung, Jia-Yuan .
ECS JOURNAL OF SOLID STATE SCIENCE AND TECHNOLOGY, 2023, 12 (10)
[30]   Influence of Passivation Layers on Positive Gate Bias-Stress Stability of Amorphous InGaZnO Thin-Film Transistors [J].
Zhou, Yan ;
Dong, Chengyuan .
MICROMACHINES, 2018, 9 (11)