Fast-delay and low-power level shifter for low-voltage applications

被引:3
作者
Kwon, O-Sam [1 ]
Min, Kyeong-Sik [1 ]
机构
[1] Kookmin Univ, Sch Elect Engn, Seoul 1808585, South Korea
来源
IEICE TRANSACTIONS ON ELECTRONICS | 2007年 / E90C卷 / 07期
关键词
level shifter low power; high speed; dynamic voltage scaling; low voltage;
D O I
10.1093/ietele/e90-c.7.1540
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A new level shifter is proposed in this paper that mitigates the contention problem between its pull-up and pull-down switches without suffering the delay penalty. Comparing this new one with two conventional shifters (CLS-1 and CLS-2) indicates that CLS-1 and CLS-2 have the delay times which are 308% and 26% slower than the proposed shifter when V-DDL/V-DDH=0.3 and the fan-out=2, respectively. In addition, the comparison of power-delay products shows CLS-2 consumes 28.5% more energy than the proposed shifter. For the layout area, the proposed shifter needs only 15% more than CLS-2. By comparing the propagation delay times, the power-delay products, and the area overhead, the proposed shifter is considered very suitable to future Very Deep Sub-Micron (VDSM) technologies with low-voltage applications.
引用
收藏
页码:1540 / 1543
页数:4
相关论文
共 5 条
[1]  
Koo KH, 2005, IEEE INT SYMP CIRC S, P1063
[2]   Variable supply-voltage scheme for low-power high-speed CMOS digital design [J].
Kuroda, T ;
Suzuki, K ;
Mita, S ;
Fujita, T ;
Yamane, F ;
Sano, F ;
Chiba, A ;
Watanabe, Y ;
Matsuda, K ;
Maeda, T ;
Sakurai, T ;
Furuyama, T .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1998, 33 (03) :454-462
[3]  
Min KS, 2004, IEICE T ELECTRON, VE87C, P1208
[4]  
SHOR JS, 1997, INT CUST INT CIRC C, P595
[5]   Low-power high-speed level shifter design for block-level dynamic voltage scaling environment [J].
Tran, CQ ;
Kawaguchi, H ;
Sakurai, T .
2005 INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUIT DESIGN AND TECHNOLOGY, 2005, :229-232