A Design Approach for Mac Unit Using Vedic Multiplier

被引:0
|
作者
Chhabra, Aditi [1 ]
Dhanoa, Jasdeep [1 ]
机构
[1] Indira Gandhi Delhi Tech Univ Women, Dept Elect & Commun, Delhi, India
来源
2020 5TH IEEE INTERNATIONAL CONFERENCE ON RECENT ADVANCES AND INNOVATIONS IN ENGINEERING (IEEE - ICRAIE-2020) | 2020年
关键词
Artificial Neural Networks; Vedic Multipliers; array multipliers; feed-forward network; VHDL;
D O I
10.1109/ICRAIE51050.2020.9358368
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Machine learning problems have been efficiently solved by using Artificial Neural Networks (ANNs). The realization of neural networks on hardware have been shown to provide more significant advantages. In digital neural networks, the weight-input multiplication is an important step.In this paper, a comparative study between different configurations of Vedic multipliers and traditional array multipliers has been performed and further, the hardware implementation of the MAC unit has been performed using VHDL. MAC unit of ANN requires repetitive use of adders and multipliers. The aim behind the comparison is to obtain an alternative approach for the realization of the MAC unit of the neural network. This paper further proposes a network using the alternative multiplier in place of the normal array multiplier. The circuit implemented in this paper has been dedicated to a given data set. The testing accuracy by the network is achieved keeping in mind the precision of the multiplier.
引用
收藏
页数:5
相关论文
共 50 条
  • [1] Design of Optimized MAC Unit using Integrated Vedic Multiplier
    Yuvaraj, Monisha
    Bhaskhar, Nandita
    Kailath, Binsu J.
    2017 INTERNATIONAL CONFERENCE ON MICROELECTRONIC DEVICES, CIRCUITS AND SYSTEMS (ICMDCS), 2017,
  • [2] A 32 BIT MAC Unit Design Using Vedic Multiplier and Reversible Logic Gate
    Anitha, R.
    Deshmukh, Neha
    Agarwal, Prashant
    Sahoo, Sarat Kumar
    Karthikeyan, S. Prabhakar
    Reglend, Jacob
    2015 INTERNATIONAL CONFERENCED ON CIRCUITS, POWER AND COMPUTING TECHNOLOGIES (ICCPCT-2015), 2015,
  • [3] Analysis of Mac Unit Using Vedic Multiplier and Sklansky Adder.
    Priya, Kavitha N.
    Karthikeyan, K., V
    RESEARCH JOURNAL OF PHARMACEUTICAL BIOLOGICAL AND CHEMICAL SCIENCES, 2016, 7 (03): : 356 - 364
  • [4] A Novel Approach to Design Complex Multiplier using Vedic Sutras
    Kamalapur, Vinod
    Aithal, Vishweshkumar
    Naik, Saish Ramdas
    Navalgund, S. S.
    2014 INTERNATIONAL CONFERENCE ON CIRCUITS, COMMUNICATION, CONTROL AND COMPUTING (I4C), 2014, : 398 - 403
  • [5] Novel Approach of Multiplier Design Using Ancient Vedic Mathematics
    Khan, Angshuman
    Das, Rupayan
    INFORMATION SYSTEMS DESIGN AND INTELLIGENT APPLICATIONS, VOL 2, 2015, 340 : 265 - 272
  • [6] Design of a Vedic Multiplier based 64-bit Multiplier Accumulator Unit
    Balachandar, Abinav
    Patel, Aniket
    Ramesh, S. R.
    2024 5TH INTERNATIONAL CONFERENCE ON INNOVATIVE TRENDS IN INFORMATION TECHNOLOGY, ICITIIT 2024, 2024,
  • [7] Design of Complex Multiplier Using Vedic Mathematics
    Hassan, Hasliza
    Hwa, K. B.
    Akhball, S. I. M.
    Kambas, M. F.
    Jamaludin, I. I.
    INTERNATIONAL JOURNAL OF INTEGRATED ENGINEERING, 2023, 15 (03): : 199 - 207
  • [8] Design and Comparison of Multiplier using Vedic Mathematics
    Mistri, Nikhil R.
    Somani, S. B.
    Shete, V. V.
    2016 INTERNATIONAL CONFERENCE ON INVENTIVE COMPUTATION TECHNOLOGIES (ICICT), VOL 2, 2016, : 92 - 96
  • [9] Design of Vedic Multiplier using Adiabatic Logic
    Singh, Shashank
    Sasamal, Trailokya Nath
    2015 1ST INTERNATIONAL CONFERENCE ON FUTURISTIC TRENDS ON COMPUTATIONAL ANALYSIS AND KNOWLEDGE MANAGEMENT (ABLAZE), 2015, : 438 - 441
  • [10] Design and Comparison of Multiplier using Vedic Sutras
    Lad, Shraddha
    Bendre, Varsha S.
    2019 5TH INTERNATIONAL CONFERENCE ON COMPUTING, COMMUNICATION, CONTROL AND AUTOMATION (ICCUBEA), 2019,