A 1.5 Gbps Transceiver Chipset in 0.13-μm CMOS for Serial Digital Interface

被引:0
|
作者
Lee, Kyungmin [1 ]
Kim, Seung-Hoon [1 ]
Park, Sung Min [1 ]
机构
[1] Ewha Womans Univ, Dept Elect & Elect Engn, Seoul, South Korea
基金
新加坡国家研究基金会;
关键词
CMOS; digital interface; equalization; pre-emphasis; receiver; serial links; transmitter; CANCELLATION; PLL;
D O I
10.5573/JSTS.2017.17.4.552
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a transceiver chipset realized in a 0.13-mu m CMOS technology for serial digital interface of video data transmission, which compensates the electrical cable loss of 45 dB in maximum at 1.5 Gbps. For the purpose, the TX equips pre-emphasis in the main driver by utilizing a D-FF with clocks generated from a wide-range tuning PLL. In RX, two-stage continuous-time linear equalizers and a limiting amplifier are exploited as a front-end followed by a 1/8-rate CDR to retime the data with inherent 1:8 demultiplexing function. Measured results demonstrate data recovery from 270 Mbps to 1.5 Gbps. The TX consumes 104 mW from 1.2/3.3-V supplies and occupies the area of 1.485 mm(2), whereas the RX dissipate 133 mW from a 1.2-V supply and occupies the area of 1.44 mm(2).
引用
收藏
页码:552 / 560
页数:9
相关论文
共 50 条
  • [1] A Fully Integrated 0.13-μm CMOS 40-Gb/s Serial Link Transceiver
    Kim, Jeong-Kyoum
    Kim, Jaeha
    Kim, Gyudong
    Jeong, Deog-Kyoon
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2009, 44 (05) : 1510 - 1521
  • [2] A 2.5 Gbps-3.125 Gbps multi-core serial-link transceiver in 0.13 μm CMOS
    Geurts, T
    Rens, W
    Crols, J
    Kashiwakura, S
    Segawa, Y
    ESSCIRC 2004: PROCEEDINGS OF THE 30TH EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2004, : 487 - 490
  • [3] A 40-Gb/s transceiver in 0.13-μm CMOS technology
    Kim, Jeong-Kyoum
    Kim, Jaeha
    Kim, Gyudong
    Chi, Hankyu
    Jeong, Deog-Kyoon
    2008 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2008, : 196 - +
  • [4] A 40-Gb/s transceiver in 0.13-μm CMOS technology
    Kim, Jeong-Kyoum
    Kim, Jaeha
    Kim, Gyudong
    Chi, Hankyu
    Jeong, Deog-Kyoon
    2008 IEEE SYMPOSIUM ON VLSI CIRCUITS, 2008, : 153 - +
  • [5] A 9.95-11.3-Gb/s XFP transceiver in 0.13-μm CMOS
    Kenney, John G.
    Dalton, Declan
    Evans, Eric
    Eskiyerli, Murat Hayri
    Hilton, Barry
    Hitchcox, Dave
    Kwok, Terence
    Mulcahy, Daniel
    McQuilkin, Chris
    Reddy, Viswabharath
    Selvanayagam, Siva
    Shepherd, Paul
    Titus, Ward S.
    DeVito, Lawrence
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (12) : 2901 - 2910
  • [6] A High-Linearity WCDMA/GSM Reconfigurable Transceiver in 0.13-μm CMOS
    Huang, Yumei
    Li, Weinan
    Hu, Song
    Xie, Renzhong
    Li, Xin
    Fu, Jian
    Sun, Yu
    Pan, Yaohua
    Chen, Hu
    Jiang, Chen
    Liu, Junren
    Chen, Qihui
    Qiu, Dong
    Qin, Yajie
    Hong, Zhiliang
    Zeng, Xiaoyang
    IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2013, 61 (01) : 204 - 217
  • [7] A fully-integrated 10.5 to 13.5 Gbps transceiver in 0.13μm CMOS
    Miao, G
    Ju, P
    Ng, D
    Khoury, J
    Lakshmikumar, K
    PROCEEDINGS OF THE IEEE 2003 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2003, : 595 - 598
  • [8] A 2.5Gbps serial-link data transceiver in a 0.35 μm digital CMOS technology
    Chen, WZ
    Weng, MC
    PROCEEDINGS OF 2004 IEEE ASIA-PACIFIC CONFERENCE ON ADVANCED SYSTEM INTEGRATED CIRCUITS, 2004, : 232 - 235
  • [9] A 1.5-V direct digital synthesizer with tunable delta-sigma modulator in 0.13-μm CMOS
    Lindeberg, J
    Vankka, J
    Sommarek, J
    Halonen, K
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (09) : 1978 - 1982
  • [10] A serial 10 Gigabit Ethernet transceiver on digital 0.13um CMOS
    Wu, B
    Sutu, YH
    Ramamurthy, K
    Zheng, D
    Cheung, E
    Tran, T
    Jiang, Y
    Rana, M
    ESSCIRC 2003: PROCEEDINGS OF THE 29TH EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2003, : 197 - 200