All digital duty-cycle corrector for integrated phase noise improvement in phase-locked loop

被引:3
作者
Akram, Muhammad Abrar [1 ]
Kim, Kyeong-Woo [2 ]
Bae, Jin-Hee [3 ]
Hwang, In-Chul [1 ]
机构
[1] Kangwon Natl Univ, Dept Elect & Elect Engn, Room 201,Bldg 102, Hyoja Dong, Chunchoen, South Korea
[2] MagnaChip, Cheongju, South Korea
[3] Samsung, Hwaseong, South Korea
关键词
Duty-cycle corrector (DCC); Duty-cycle adjustor (DCA); Cyclic time-to-digital converter (CTDC); Phase-locked loop (PLL); Phase noise; RANGE;
D O I
10.1007/s10470-019-01554-3
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents an all-digital duty-cycle corrector (DCC) for integrated phase noise (IPN) improvement in phase-locked loops (PLL). The proposed DCC implies a duty cycle adjustor (DCA) that adjusts the output duty regardless of the input duty. The duty range of the proposed DCA is extended by the feedback loop code which is generated by reducing the duty-cycle error (DCE) within a feedback loop using a proposed cyclic time-to-digital converter. The test chip was fabricated in a 40-nm CMOS process, and it occupied an active area of 0.039 mm(2). The measured DCE of the proposed DCC is less than 1.16%. In addition, the measurements were performed by applying the proposed DCC along with a reference doubler to a PLL. The measurement results show an approximately 21-dB reduction in reference spurs with 7.29 dB and 0.54 degrees improvement in in-band PN and overall IPN of PLL, respectively.
引用
收藏
页码:641 / 649
页数:9
相关论文
共 16 条
[1]   Fully digital fast transient phase-locked digital LDO-embedded-MDLL for DVFS applications [J].
Akram, Muhammad Abrar ;
Hwang, In-Chul .
ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2017, 93 (01) :123-136
[2]  
COOMBS D, 2018, P IEEE INT SOL STAT, P152
[3]   Analogue feedback inverter based duty-cycle correction [J].
Demartinos, Andreas-Christos ;
Tsimpos, Andreas ;
Vlassis, Spyridon ;
Souliotis, George .
ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2017, 90 (03) :711-716
[4]  
Gao X, 2015, ISSCC DIG TECH PAP I, V58, P166
[5]   All-Digital Wide Range Precharge Logic 50% Duty Cycle Corrector [J].
Gu, Junhui ;
Wu, Jianhui ;
Gu, Danhong ;
Zhang, Meng ;
Shi, Longxing .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2012, 20 (04) :760-764
[6]   A 0.93-mA Spur-Enhanced Frequency Synthesizer for L1/L5 Dual-Band GPS/Galileo RF Receiver [J].
Hwang, In-Chul ;
Baek, Donghyun .
IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS, 2010, 20 (06) :355-357
[7]   A low-power low-jitter DLL with a differential closed-loop duty cycle corrector [J].
Jalalifar, Majid ;
Byun, Gyung-Su .
ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2017, 93 (01) :149-155
[8]   All-Digital Duty-Cycle Corrector With a Wide Duty Correction Range for DRAM Applications [J].
Jeong, Chan-Hui ;
Abdullah, Ammar ;
Min, Young-Jae ;
Hwang, In-Chul ;
Kim, Soo-Won .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2016, 24 (01) :363-367
[9]  
Kao SK, 2007, IEEE C ELEC DEVICES, P349
[10]   All-digital fast-locked synchronous duty-cycle corrector [J].
Kao, Shao-Ku ;
Liu, Shen-Iuan .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2006, 53 (12) :1363-1367