An Efficient Combined Bit-Flipping and Stochastic LDPC Decoder Using Improved Probability Tracers

被引:17
作者
Ueng, Yeong-Luh [1 ,2 ]
Wang, Chun-Yi [1 ]
Li, Mao-Ruei [1 ]
机构
[1] Natl Tsing Hua Univ, Dept Elect Engn, Hsinchu 30013, Taiwan
[2] Natl Tsing Hua Univ, Inst Commun Engn, Hsinchu 30013, Taiwan
关键词
Stochastic decoder; IEEE 802.3an standard; Low-density parity; check code; LDPC code; 10GBASE-T; TRACKING FORECAST MEMORIES; ARCHITECTURE; ALGORITHM; CODES;
D O I
10.1109/TSP.2017.2725221
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents an efficient combined bit-flipping (BF) and stochastic low-density parity-check decoder, where a BF decoder is used to achieve a reduction in decoding cycles. A nodewise probability tracer is adopted at each variable node (VN) in order to achieve a BER performance comparable to the normalized min-sum algorithm, where check-to-variable (C2V) messages are used as inputs, rather than the variable-to-check (V2C) messages adopted in previous stochastic decoders. The complexity of the VN units is greatly reduced by sharing common units used in the generation of V2C messages together with a probability tracer. The C2V-based probability tracer enables the design of a decoder that provides a short critical path. The proposed methods are demonstrated by designing a (2048, 1723) decoder that is implemented in a 90 nm process. A total of 1460 K logic gates are integrated in a decoder that has an area of 4.12 mm2 and achieves a coded throughput of 39.3 Gb/s at a clock frequency of 749 MHz. To the best of the authors' knowledge, the proposed decoder achieves the best normalized throughput-to-area ratio among the stochastic decoders reported in the open literatures.
引用
收藏
页码:5368 / 5380
页数:13
相关论文
共 26 条
  • [21] An area efficient LDPC decoder using a reduced complexity min-sum algorithm
    Chandrasetty, Vikram Arkalgud
    Aziz, Syed Mahfuzul
    INTEGRATION-THE VLSI JOURNAL, 2012, 45 (02) : 141 - 148
  • [22] Area- and Energy-Efficient LDPC Decoder Using Mixed-Resolution Check-Node Processing
    Yun, Sangbu
    Kong, Byeong Yong
    Lee, Youngjoo
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2022, 69 (03) : 999 - 1003
  • [23] An Efficient Multi-Standard LDPC Decoder Design Using Hardware-Friendly Shuffled Decoding
    Ueng, Yeong-Luh
    Yang, Bo-Jhang
    Yang, Chung-Jay
    Lee, Huang-Chang
    Yang, Jeng-Da
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2013, 60 (03) : 743 - 756
  • [24] An Efficient Short High-Order Non-Binary LDPC Decoder Architecture Using a Message-Adaptation EMS Algorithm
    Chu, Wei-Xiang
    Hu, Ting-An
    Lee, Huang-Chang
    Li, Mao-Ruei
    Ueng, Yeong-Luh
    IEEE ACCESS, 2021, 9 (09): : 161520 - 161532
  • [25] Design and analysis of stochastic 5G new radio LDPC decoder using adaptive sparse quantization kernel least mean square algorithm for optical satellite communications
    Priya, R. Krishna
    Sakhare, Nitin N.
    Paithane, Ajay
    Shekhar, R.
    Sabarimuthu, M.
    INTERNET TECHNOLOGY LETTERS, 2025, 8 (02)
  • [26] An efficient approach to model updating for a multispan railway bridge using orthogonal diagonalization combined with improved particle swarm optimization
    Tran-Ngoc, H.
    He, Leqia
    Reynders, Edwin
    Khatir, S.
    Le-Xuan, T.
    De Roeck, G.
    Bui-Tien, T.
    Wahab, M. Abdel
    JOURNAL OF SOUND AND VIBRATION, 2020, 476