Using Launch-on-Capture for Testing BIST Designs Containing Synchronous and Asynchronous Clock Domains

被引:10
作者
Wang, Laung-Terng [1 ,2 ,3 ,5 ]
Wen, Xiaoqing
Wu, Shianling [6 ]
Furukawa, Hiroshi [4 ,7 ]
Chao, Hao-Jan [8 ]
Sheu, Boryau [9 ]
Guo, Jianghao [10 ]
Jone, Wen-Ben [10 ]
机构
[1] SynTest Technol Inc, Sunnyvale, CA 94086 USA
[2] Natl Taiwan Univ, Dept Elect Engn, Taipei 106, Taiwan
[3] Natl Taiwan Univ, Grad Inst Elect Engn, Taipei 106, Taiwan
[4] Kyushu Inst Technol, Dept Creat Informat, Grad Sch Comp Sci & Syst Engn, Fukuoka 8208502, Japan
[5] Tsinghua Univ, Sch Software, Beijing 100084, Peoples R China
[6] SynTest Technol Inc, Princeton Jct, NJ 08550 USA
[7] NEC Micro Syst Ltd, Kumamoto 8612202, Japan
[8] SynTest Technol Inc, Hsinchu 300, Taiwan
[9] Sigma Designs, Milpitas, CA 95035 USA
[10] Univ Cincinnati, Dept Elect & Comp Engn, Cincinnati, OH 45221 USA
基金
美国国家科学基金会;
关键词
Aligned double-capture; at-speed self-test; double-capture; launch-on-capture; logic BIST; staggered double-capture; LOGIC;
D O I
10.1109/TCAD.2009.2035483
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a new at-speed logic built-in self-test (BIST) architecture supporting two launch-on-capture schemes, namely aligned double-capture and staggered double-capture, for testing multi-frequency synchronous and asynchronous clock domains in a scan-based BIST design. The proposed architecture also includes BIST debug and diagnosis circuitry to help locate BIST failures. The aligned scheme detects and allows diagnosis of structural and delay faults among all synchronous clock domains, whereas the staggered scheme detects and allows diagnosis of structural and delay faults among all asynchronous clock domains. Both schemes solve the long-standing problem of using the conventional one-hot scheme, which requires testing each clock domain one at a time, or the simultaneous scheme, which requires adding isolation logic to normal functional paths across interacting clock domains. Physical implementation is easily achieved by the proposed solution due to the use of a slow-speed, global scan enable signal and reduced timing-critical design requirements. Application results for industrial designs demonstrate the effectiveness of the proposed architecture.
引用
收藏
页码:299 / 312
页数:14
相关论文
共 47 条
  • [1] ABDELHAFEZ KS, 2006, Patent No. 7058869
  • [2] Multi-cycle sensitizable transition delay faults
    Abraham, Jais
    Goel, Uday
    Kumar, Arun
    [J]. 24TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2006, : 306 - +
  • [3] Abramovici M., 1990, DIGITAL SYSTEMS TEST
  • [4] Improving transition delay test using a hybrid method
    Ahmed, Nisar
    Tehranipoor, Mohammad
    [J]. IEEE DESIGN & TEST OF COMPUTERS, 2006, 23 (05): : 402 - 412
  • [5] [Anonymous], [No title captured]
  • [6] BARDELL PH, 1982, P INT TEST C, P200
  • [7] Logic design for on-chip test clock generation - Implementation details and impact on delay test quality
    Beck, M
    Barondeau, O
    Kaibel, M
    Poehl, F
    Lin, XJ
    Press, R
    [J]. DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, VOLS 1 AND 2, PROCEEDINGS, 2005, : 56 - 61
  • [8] Bhawmik S., 1997, U. S. Patent, Patent No. [5,680,543, 5680543]
  • [9] Bushnell M., 2000, ESSENTIALS ELECT TES
  • [10] Cheng WT, 2006, INT TEST CONF P, P265