Die-to-Wafer (D2W) Processing and Reliability for 3D Packaging of Advanced Node Logic

被引:6
|
作者
England, Luke [1 ]
Fisher, Daniel [1 ]
Rivera, Katie [1 ]
Guthrie, Bill [1 ]
Kuo, Ping-Jui [2 ]
Lee, Chang-Chi [2 ]
Hsu, Che-Ming [2 ]
Min, Fan-Yu [2 ]
Kang, Kuo-Chang [2 ]
Weng, Chen-Yuan [2 ]
机构
[1] GLOBALFOUNDRIES, Austin, TX 78735 USA
[2] ASE, Kaohsiung, Taiwan
关键词
3D Packaging; TSV; Die-to-Wafer; D2W; Chip-to-Wafer; C2W;
D O I
10.1109/ECTC.2019.00096
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In order to support emerging applications such as machine learning, where large amounts of fast access memory are required, the use of 3D packaging is inevitable. Previous work on 3D packaging with advanced node logic has shown that the technology is ready for implementation. In this paper, GF and ASE have demonstrated a Die-to-Wafer (D2W) process using 50um thickness logic wafers as the base. The 3D package also includes integrated thermal structures for heat removal from the base logic die. The process flow will be reviewed in detail, and challenges that were faced and overcome will be discussed. Reliability performance of the 3D package will also be reported. In addition, extensive thermal modeling was completed to understand the impact of two competing solutions for heat removal, which will also be reviewed in detail.
引用
收藏
页码:600 / 606
页数:7
相关论文
共 50 条
  • [1] Mechanism and Process Window Study for Die-to-Wafer (D2W) Hybrid Bonding
    Ren, Haoxiang
    Yang, Yu-Tao
    Ouyang, Guangqi
    Iyer, Subramanian S.
    ECS JOURNAL OF SOLID STATE SCIENCE AND TECHNOLOGY, 2021, 10 (06)
  • [2] Enabling Die-to-Wafer Hybrid Bonding for the Next Generation Advanced 3D Packaging
    Hung, Raymond
    See, Gilbert
    Wang, Ying
    Yong, Chang Bum
    Zheng, Ke
    Chang, Yauloong
    Shantaram, Avi
    Wang, Ruiping
    Sundarrajan, Arvind
    Abdilla, Jonathan
    Hegde, Nithyananda
    Schmid, Stefan
    Bikaljevic, Djuro
    Glantschnig, Manfred
    PROCEEDINGS OF THE IEEE 74TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE, ECTC 2024, 2024, : 778 - 783
  • [3] A Novel Die to Wafer (D2W) Collective Bonding Method for MEMS and Electronics Heterogeneous 3D Integration
    Choi, Won Kyoung
    Premachandran, C. S.
    Xie, Ling
    Ong, Siong Chiew
    He, Johnny Han
    Yap, Guan Jie
    Yu, Aibin
    2010 PROCEEDINGS 60TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2010, : 829 - 833
  • [4] Test Cost Analysis for 3D Die-to-Wafer Stacking
    Taouil, Mottaqiallah
    Hamdioui, Said
    Beenakker, Kees
    Marinissen, Erik Jan
    2010 19TH IEEE ASIAN TEST SYMPOSIUM (ATS 2010), 2010, : 435 - 441
  • [5] Die-to-Wafer 3D Integration Technology for High Yield and Throughput
    Sakuma, Katsuyuki
    Andry, Paul S.
    Tsang, Cornelia K.
    Oyama, Yukifumi
    Patel, Chirag S.
    Sueoka, Kuniaki
    Sprogis, Edmund J.
    Knickerbocker, John U.
    MATERIALS AND TECHNOLOGIES FOR 3-D INTEGRATION, 2009, 1112 : 201 - 210
  • [6] Test Impact on the Overall Die-to-Wafer 3D Stacked IC Cost
    Mottaqiallah Taouil
    Said Hamdioui
    Kees Beenakker
    Erik Jan Marinissen
    Journal of Electronic Testing, 2012, 28 : 15 - 25
  • [7] Test Impact on the Overall Die-to-Wafer 3D Stacked IC Cost
    Taouil, Mottaqiallah
    Hamdioui, Said
    Beenakker, Kees
    Marinissen, Erik Jan
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2012, 28 (01): : 15 - 25
  • [8] Metal Wafer Bonding for 3D Interconnects and Advanced Packaging
    Dragoi, V.
    Pabo, E.
    Wagenleitner, T.
    Floetgen, C.
    Rebhan, B.
    Corn, K.
    2012 13TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY & HIGH DENSITY PACKAGING (ICEPT-HDP 2012), 2012, : 114 - 120
  • [9] Dicing laminated wafer for QFN 3D stacked die packaging
    Abdullah, S.
    Endut, Z.
    Ahmad, I.
    Jalar, A.
    Yusof, S. M.
    SEMICONDUCTOR PHOTONICS: NANO-STRUCTURED MATERIALS AND DEVICES, 2008, 31 : 202 - +
  • [10] Die-to-Wafer 3D Interconnections Operating at Sub-Kelvin Temperatures for Quantum Computation
    Thomas, Candice
    Charbonnier, Jean
    Garnier, Arnaud
    Bresson, Nicolas
    Fournel, Frank
    Renet, Sebastien
    Franiatte, Remi
    David, Nadine
    Thiney, Vivien
    Urdampilleta, Matias
    Meunier, Tristan
    Vinet, Maud
    2020 IEEE 8TH ELECTRONICS SYSTEM-INTEGRATION TECHNOLOGY CONFERENCE (ESTC), 2020,