Testing Open Defects in Memristor-Based Memories

被引:72
作者
Hamdioui, Said [1 ]
Taouil, Mottaqiallah [1 ]
Haron, Nor Zaidi [2 ]
机构
[1] Delft Univ Technol, Dept Comp Engn, NL-2628 CD Delft, Netherlands
[2] Univ Tekn Malaysia, Melaka 76100, Malaysia
关键词
Memory defects; fault models; defect-oriented testing; design-for-testability (DfT); memristor; RRAMs; DESIGN; BIST;
D O I
10.1109/TC.2013.206
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Memristor-based memory technology, also referred to as resistive RAM(RRAM), is one of the emerging memory technologies potentially to replace conventional semiconductor memories such as SRAM, DRAM, and flash. Existing research on such novel circuits focuses mainly on the integration between CMOS and non-CMOS, fabrication techniques, and reliability improvement. However, research on (manufacturing) test for yield and quality improvement is still in its infancy stage. This paper presents fault analysis and modeling for open defects based on electrical simulation, introduces fault models, and proposes test approaches for RRAMs. The fault analysis reveals that unique faults occur in addition to some conventional memory faults, and the detection of such unique faults cannot be guaranteed with just the application of traditional march tests. The paper also presents a new Design-for-Testability (DfT) concept to facilitate the detection of the unique faults. Two DfT schemes are developed by exploiting the access time duration and supply voltage level of the RRAM cells, and their simulation results show that the fault coverage can be increased with minor circuit modification. As the fault behavior may vary due to process variations, the DfT schemes are extended to be programmable to track the changes and further improve the fault/defect coverage.
引用
收藏
页码:247 / 259
页数:13
相关论文
共 41 条
[11]   Memory test experiment: industrial results and data [J].
Hamdioui, S ;
van de Goor, AJ ;
Delos Reyes, J ;
Rodgers, M .
IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 2006, 153 (01) :1-8
[12]   An experimental analysis of spot defects in SRAMs: Realistic fault models and tests [J].
Hamdioui, S ;
van de Goor, AJ .
PROCEEDINGS OF THE NINTH ASIAN TEST SYMPOSIUM (ATS 2000), 2000, :131-138
[13]  
Hamdioui S., 2013, Mathematical and Engineering Methods in Computer Science, V7721, P32
[14]  
Hamdioui S., 2006, J ELECTRON TEST, V20, P245
[15]  
Hamdioui S., 2013, US patent, Patent No. [20,130,086,440, 20130086440]
[16]   Opens and delay faults in CMOS RAM address decoders [J].
Hamdioui, Said ;
Al-Ars, Zaid ;
de Goor, Ad J. van .
IEEE TRANSACTIONS ON COMPUTERS, 2006, 55 (12) :1630-1639
[17]  
Haron N. Z., 2013, THESIS DELFT U TECHN
[18]  
Haron NZ, 2012, DES AUT TEST EUROPE, P799
[19]   On Defect Oriented Testing for Hybrid CMOS/memristor Memory [J].
Haron, Nor Zaidi ;
Hamdioui, Said ;
Haron, Nor Zaidi .
2011 20TH ASIAN TEST SYMPOSIUM (ATS), 2011, :353-358
[20]   Redundant Residue Number System Code for Fault-Tolerant Hybrid Memories [J].
Haron, Nor Zaidi ;
Hamdioui, Said .
ACM JOURNAL ON EMERGING TECHNOLOGIES IN COMPUTING SYSTEMS, 2011, 7 (01)