Formal Reliability Analysis Using Theorem Proving

被引:23
作者
Hasan, Osman [1 ]
Tahar, Sofiene [1 ]
Abbasi, Naeem [1 ]
机构
[1] Concordia Univ, Dept Elect & Comp Engn, Montreal, PQ H3G 1M8, Canada
关键词
Formal models; performance and reliability; theorem proving; memory structures; MEMORY ARRAYS; RECONFIGURATION; FAULTS;
D O I
10.1109/TC.2009.165
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Reliability analysis has become a tool of fundamental importance to virtually all electrical and computer engineers because of the extensive usage of hardware systems in safety and mission critical domains, such as medicine, military, and transportation. Due to the strong relationship between reliability theory and probabilistic notions, computer simulation techniques have been traditionally used to perform reliability analysis. However, simulation provides less accurate results and cannot handle large-scale systems due to its enormous CPU time requirements. To ensure accurate and complete reliability analysis and thus more reliable hardware designs, we propose to conduct a formal reliability analysis of systems within the sound core of a higher order logic theorem prover (HOL). In this paper, we present the higher order logic formalization of some fundamental reliability theory concepts, which can be built upon to precisely analyze the reliability of various engineering systems. The proposed approach and formalization is then utilized to analyze the repairability conditions for a reconfigurable memory array in the presence of stuck-at and coupling faults.
引用
收藏
页码:579 / 592
页数:14
相关论文
共 32 条
[1]  
[Anonymous], 2001, Model checking
[2]  
Bhaduri D., 2004, Proceedings of the 14th ACM Great Lakes symposium on VLSI, GLSVLSI '04, P109
[3]  
Billingsley Patrick, 1995, Probability and Measure
[4]   Performance evaluation of a reconfiguration-algorithm for memory arrays containing clustered faults [J].
Blough, DM .
IEEE TRANSACTIONS ON RELIABILITY, 1996, 45 (02) :274-284
[5]  
CAVALLARO JR, 1994, P AIAA NASA C INT RO, P282
[6]   DIAGNOSIS AND REPAIR OF MEMORY WITH COUPLING FAULTS [J].
CHANG, MF ;
FUCHS, WK ;
PATEL, JH .
IEEE TRANSACTIONS ON COMPUTERS, 1989, 38 (04) :493-500
[7]  
CHOI M, 2002, P INT PAR DISTR PROC, P170
[8]   Reliability Analysis of Logic Circuits [J].
Choudhury, Mihir R. ;
Mohanram, Kartik .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2009, 28 (03) :392-405
[9]  
CLARKE E, 1993, DECADE CONCURRENCY R, P124
[10]  
Devroye L., 1986, NONUNIFORM RANDOM VA