High-speed and low-power split-radix FFT

被引:115
作者
Yeh, WC [1 ]
Jen, CW
机构
[1] ZyDAS Technol Corp, Hsinchu, Taiwan
[2] Natl Chiao Tung Univ, Inst Elect Engn, Dept Elect Engn, Hsinchu, Taiwan
关键词
low power FFT; split-radix FFT;
D O I
10.1109/TSP.2002.806904
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a novel split-radix fast Fourier transform (SRFFT) pipeline architecture design. A mapping methodology has been developed to obtain regular and modular pipeline for split-raftx algorithm. The pipeline is repartitioned to balance the latency between complex multiplication and butterfly operation by using carry-save addition. The number of complex multiplier is minimized via a bit-inverse and bit-reverse data scheduling scheme. One can also apply the design methodology described here to obtain regular and modular pipeline for the other Cooley-Tukey-based algorithms. For an N(= 2(n))-point FFT, the requirements are log(4) N - 1 multipliers, 4 log(4) N complex adders, and memory of size N - 1 complex words for data reordering. The initial latency is N + 2 log, N clock cycles. On the average, it completes an N-point FFT in N clock cycles. From post-layout simulations, the maximum clock rate is 150 MHz (75 MHz) at 3.3 v (2.7 v), 25degreesC (100degreesC) using a 0.35-mum cell library from Avant!. A 64-point SRFFT pipeline design has been implemented and consumes 507 mW at 100 MHz, 3.3 v, and 25degreesC. Compared with a radix-2(2) FFT implementation, the power consumption is reduced by an amount of 15%, whereas the speed is improved by 14.5%.
引用
收藏
页码:864 / 874
页数:11
相关论文
共 23 条
[1]  
*AV CORP, 1998, PASSP 0 35 MICR 3 3
[2]   A PIPELINED FFT PROCESSOR FOR WORD-SEQUENTIAL DATA [J].
BI, G ;
JONES, EV .
IEEE TRANSACTIONS ON ACOUSTICS SPEECH AND SIGNAL PROCESSING, 1989, 37 (12) :1982-1985
[3]   A SIGNED BINARY MULTIPLICATION TECHNIQUE [J].
BOOTH, AD .
QUARTERLY JOURNAL OF MECHANICS AND APPLIED MATHEMATICS, 1951, 4 (02) :236-240
[4]  
COOLEY JW, 1965, MATH COMPUT, V5, P87
[5]  
Dadda L., 1965, ALTA FREQ, V34, P349
[6]   FOURIER-TRANSFORM COMPUTERS USING CORDIC ITERATIONS [J].
DESPAIN, AM .
IEEE TRANSACTIONS ON COMPUTERS, 1974, C 23 (10) :993-1001
[7]  
DUHAMEL P, 1990, IEEE T ACOUST SPEECH, V38
[8]   Design of a 100 Mbps wireless local area network [J].
Engels, M ;
Eberle, W ;
Gyselinckx, B .
1998 URSI SYMPOSIUM ON SIGNALS, SYSTEMS, AND ELECTR ONICS, 1998, :253-256
[9]   VLSI configurable delay commutator for a pipeline split radix FFT architecture [J].
García, J ;
Michell, JA ;
Burón, AM .
IEEE TRANSACTIONS ON SIGNAL PROCESSING, 1999, 47 (11) :3098-3107
[10]   Designing pipeline FFT processor for OFDM (de)modulation [J].
He, SS ;
Torkelson, M .
1998 URSI SYMPOSIUM ON SIGNALS, SYSTEMS, AND ELECTR ONICS, 1998, :257-262