A bit-serial approximate min-sum LDPC decoder and FPGA implementation

被引:0
作者
Darabiha, Ahmad [1 ]
Carusone, Anthony Chan [1 ]
Kschischang, Frank R. [1 ]
机构
[1] Univ Toronto, Dept Elect & Comp Engn, 100 Coll St, Toronto, ON M4X 1K9, Canada
来源
2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS | 2006年
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
We propose a bit-serial LDPC decoding scheme to reduce interconnect complexity in fully-parallel low-density parity-check decoders. Bit-serial decoding also facilitates efficient implementation of wordlength-programmable LDPC decoding which is essential for gear shift decoding. To simplify the implementation of bit-serial decoding we propose a new approximation to the check update function in the min-sum decoding algorithm. The new check update rule computes only the absolute minimum and applies a correction to outgoing messages if required.. We present a 650-Mbps bit-serial (480, 355) P-S-based LDPC decoder implemented on a single Altera Stratix EP1S80 FPGA device. To our knowledge, this is the fastest FPGA-based LDPC decoder reported in the literature.
引用
收藏
页码:149 / +
页数:2
相关论文
共 13 条
  • [1] ARDAKANI M, 2002, P 21 BIENN S COMM
  • [2] Blanksby A. J., 2002, IEEE J SOLID STATE C, V37
  • [3] DARABIHA A, 2005, UNPUB IEEE T VLSI SY
  • [4] DJURDJEVIC I, 2003, IEEE COMM LETT, V7
  • [5] GALLAGHER RG, 1963, LOW DENSITY PARITY C
  • [6] Iterative decoding using stochastic computation
    Gaudet, VC
    Rapley, AC
    [J]. ELECTRONICS LETTERS, 2003, 39 (03) : 299 - 301
  • [7] Hu XY, 2001, GLOB TELECOMM CONF, P1036, DOI 10.1109/GLOCOM.2001.965575
  • [8] Factor graphs and the sum-product algorithm
    Kschischang, FR
    Frey, BJ
    Loeliger, HA
    [J]. IEEE TRANSACTIONS ON INFORMATION THEORY, 2001, 47 (02) : 498 - 519
  • [9] Lustenberger F, 2000, DESIGN ANALOG VLSI I
  • [10] Wiberg N., 1996, Ph.D. thesis